Browse > Article
http://dx.doi.org/10.17661/jkiiect.2018.11.5.475

A Low-area and Low-power 512-point Pipelined FFT Design Using Radix-24-23 for OFDM Applications  

Yu, Jian (Department of Electronic Engineering Wonkwang University)
Cho, Kyung-Ju (Department of Electronic Engineering Wonkwang University)
Publication Information
The Journal of Korea Institute of Information, Electronics, and Communication Technology / v.11, no.5, 2018 , pp. 475-480 More about this Journal
Abstract
In OFDM-based systems, FFT is a critical component since it occupies large area and consumes more power. In this paper, we present a low hardware-cost and low power 512-point pipelined FFT design method for OFDM applications. To reduce the number of twiddle factors and to choose simple design architecture, the radix-$2^4-2^3$ algorithm are exploited. For twiddle factor multiplication, we propose a new canonical signed digit (CSD) complex multiplier design method to minimize the hardware-cost. In hardware implementation with Intel FPGA, the proposed FFT design achieves more than about 28% reduction in gate count and 18% reduction in power consumption compared to the previous approaches.
Keywords
low-power; pipelined; FFT; OFDM; constant complex multiplier;
Citations & Related Records
Times Cited By KSCI : 1  (Citation Analysis)
연도 인용수 순위
1 C. Yu, M. H. Yen and S. J. Chen, "A Low-power 64-point pipeline FFT/IFFT processor for OFDM applications", IEEE Consum. Electron., vol. 5, pp. 40-45, 2011.
2 J. Yu and K. J. Cho, "An area-efficient 256-point FFT design for WiMAX systems", KIIECT, vol. 11, no. 3, pp. 270-276, 2018.
3 S. He and M. Torkelson, "Designing pipeline FFT processor for OFDM (de)modulation", Proc. URSI Int. Symp. Signals. Syst., Electron., 1998. pp. 257-262.
4 J. Y. Oh and M. S. Lim, "New radix-2 to the 4th power pipeline FFT processor", IEICE trans. Electron., vol. E88-C, no. 8, pp.1740-1746, 2005.   DOI
5 T. S. Cho and H. H. Lee, "A high-speed low-complexity modified radix-25 FFT processor for high rate WPAN applications", IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol. 21, no.1, pp. 187-191, 2013.   DOI
6 M. Garrido, et al., "Pipelined radix-2k feedforward FFT architectures", IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol. 21, no.1, pp. 23-32, 2013.   DOI
7 C. Yu and M. H. Yen, "Area-efficient 128-to 2048/1536-point pipeline FFT processor for LTE and mobile WiMAX systems", IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol. 23, no.9, pp. 1793-2015, 2015.   DOI
8 K. K. Parhi, VLSI Digital Signal Processing Systems: Design and Implementation. Willey-Interscience, 1999.