Browse > Article
http://dx.doi.org/10.6109/jkiice.2014.18.10.2509

The Characteristics Analysis of Novel Moat Structures in Shallow Trench Isolation for VLSI  

Lee, Yong-Jae (Department of Electronic Engineering, Dongeui University)
Abstract
In this paper, the conventional vertical structure for VLSI circuits CMOS intend to improve the stress effects of active region and built-in threshold voltage. For these improvement, the proposed structure is shallow trench isolation of moat shape. We want to analysis the electron concentration distribution, gate bias vs energy band, thermal stress and dielectric enhanced field of thermal damage between vertical structure and proposed moat shape. Physically based models are the ambient and stress bias conditions of TCAD tool. As an analysis results, shallow trench structure were intended to be electric functions of passive as device dimensions shrink, the electrical characteristics influence of proposed STI structures on the transistor applications become stronger the potential difference electric field and saturation threshold voltage, are decreased the stress effects of active region. The fabricated device of based on analysis results data were the almost same characteristics of simulation results data.
Keywords
moat structure; Shallow trench Isolation; threshold voltage; active region; TCAD;
Citations & Related Records
연도 인용수 순위
  • Reference
1 Susanna Reggiani et. al. "TCAD Simulation of Hot-Carrier and Thermal Degradation in STI-LDMOS Transistors" IEEE Transactions on Electron Devices, Vol. 60, No. 2, pp. 691-698, Feb. 2013.   DOI   ScienceOn
2 M.C.Cheng, J.A.Smith, W.Jia and R.Coleman, "An Effective Thermal Model for FinFET Structure," IEEE Trans. Electron Devices, vol. 61, no.1, pp.202-206, 2014.   DOI   ScienceOn
3 S. Poli, S. Reggiani,et. al. "Hot-carrier stress induced degradation in multi-STI-Finger LDMOS: An experimental and numerical insight," Solid State Electron., vol. 65/66, pp. 57-63, Nov./Dec. 2011.   DOI   ScienceOn
4 Zih-Song Wang et. al. "A New Recess Method for SA-STI NAND Flash Memory" IEEE Electorn Device Lett., Vol. 33, No. 6, pp.896-898 June 2012.   DOI   ScienceOn
5 V. C. Su et al "Shallow-Trench- Isolation(STI)- Induced Mechanical-Stress- Related Kink- Effect Behaviors of 40-nm PD SOI NMOS Device" IEEE Transactions on Electron Devices, Vol. 55, No. 6, pp. 1588-1562, JUNE 2008.
6 W H Lee, et al. "Characterization and Capacitive Modeling of Target Concentration- Dependent Sub threshold Swing in Silicon Biosensors " IEEE Electron Device Letters, Vol. 35, No. 5, pp. 587-589, May 2014.   DOI   ScienceOn