Browse > Article
http://dx.doi.org/10.6109/jkiice.2013.17.2.414

A 10-bit 10-MS/s 0.18-㎛ CMOS Asynchronous SAR ADC with split-capacitor based differential DAC  

Jeong, Yeon-Ho (금오공과대학교 전자공학과)
Jang, Young-Chan (금오공과대학교 전자공학부)
Abstract
This paper describes a 10-bit 10-MS/s asynchronous successive approximation register (SAR) analog-to-digital converter (ADC) using a split-capacitor-based differential digital-to-analog converter (DAC). SAR logic and comparator are asynchronously operated to increase the sampling frequency. The time-domain comparator with an offset calibration technique is used to achieve a high resolution. The proposed 10-bit 10-MS/s asynchronous SAR ADC with the area of $140{\times}420{\mu}m^2$ is fabricated using a 0.18-${\mu}m$ CMOS process. Its power consumption is 1.19 mW at 1.8 V supply. The measured SNDR is 49.95 dB for the analog input frequency of 101 kHz. The DNL and INL are +0.57/-0.67 and +1.73/-1.58, respectively.
Keywords
time-domain comparator; split-capacitor-based differential DAC; asynchronous successive approximation analog-to-digital converter;
Citations & Related Records
연도 인용수 순위
  • Reference
1 Cho, S.-H., Lee, C.-K., Kwon, J.-K. and Ryu, S.-T. "A 550-uW 10-b 40-MS/s SAR ADC With Multistep Addition-Only Digital Error Correction." IEEE J. Solid-State Circuits, vol. 46, no. 8, pp. 1881-1892, Aug. 2011.   DOI   ScienceOn
2 S.-K. Lee, S.-J. Park, Y. Suh, H.-J. Park, and J.-Y. Sim, "A 1.3$\mu$W 0.6V 8.7-ENOB Successive Approximation ADC in a 0.18$\mu$m CMOS," in Proc. IEEE VLSI Circuit Symp, pp.242-243, Jun.,2009.
3 C.C. Liu, et. al., "A 10-bit 50-MS/s SAR ADC with a Monotonic Capacitor Switching Procedure," IEEE J. Solid-State Circuits, vol. 45, no. 4, pp. 731-740, Apr. 2010.   DOI   ScienceOn
4 J. Yang, T. L. Naing, and R. W. Brodersen, "A 1 GS/s 6 Bit 6.7 mW successive approximation ADC using asynchronous processing," IEEE J. Solid-State Circuits, vol. 45, no. 8, pp. 1469-1478, Aug. 2010.   DOI   ScienceOn
5 S.-W.M. Chen and R. W. Brodersen, "A 6b 600MS/s 5.3mW Asynchronous ADC in 0.13-$\mu$m CMOS," IEEE J. Solid-State Circuits, vol. 41, no. 12, pp. 2669-2680, Dec. 2006.   DOI   ScienceOn
6 T. Jiang, W. Liu, F. Y. Zhong, C. Zhong, K. Hu and P. Y. Chiang, "A Single-Channel, 1.25-GS/s, 6-bit, 6.08-mW Asynchronous Syccessive-Approximation ADC With Improved Feedback Delay in 40-nm CMOS," IEEE J. Solid-State Circuits, vol. 47, no. 10, pp. 2444-2453, Oct. 2012.   DOI   ScienceOn