Browse > Article
http://dx.doi.org/10.6109/jkiice.2010.14.8.1895

FPGA Design of High-performance Display Converter  

Choi, Hyun-Jun (안양대학교)
Seo, Young-Ho (광운대학교)
Kim, Dong-Wook (광운대학교)
Abstract
In this paper, we propose the hardware architecture of a display converter which is consisted of four functional blocks. The four functional blocks consists of a set of color space converter, de-interacer, video display scaler, and gamma corrector. After the proposed architecture was implemented into hardware, we verified that it operated exactly. The designed hardware has 7,629 LUT and 6,800 Logic Register in Stratix device of Altera and operates in 270 MHz clock frequency.
Keywords
Display converter; Hardware; FPGA; video; scaler;
Citations & Related Records
연도 인용수 순위
  • Reference
1 Jee-Hwan Ryu et al., "Sampled-and continuous-time passivity and stability of virtual environments", Vol. 20, pp. 772-776, 2004.   DOI   ScienceOn
2 Bindal, A. et al., "An undergraduate system-on-chip (SoC) course for computer engineering students", IEEE Transactions on Education, Vol. 48, pp. 279-289, 2005.   DOI   ScienceOn
3 ARM Developer Suite - Version 1.0: Tools Guide, ARM, 1999.
4 A. Tanenbaum and M. Steen, 2002, Distributed Systems Principles and Paradigms, Prentice Hall.
5 김시환, "멀티 디스플레이 장치", 국내 특허 2001-54462, 2001.
6 정부연, "전세계 SoC 시장 전망", 정보통신정책, 제 17 권, 5 호, pp. 18-22, 2005.
7 De Man, H., "System-on-chip design: impact on education and research", Design Test of Computers, IEEE, Vol. 16, pp. 11-19, 1999.   DOI   ScienceOn
8 Nava, M. D. et al., "An open platform for developing multiprocessor SoCs", Computer, Vol. 38, pp. 60-67, 2005.