Browse > Article

A Fast Lock and Low Jitter Phase Locked Loop with Locking Status Indicator  

Choi Young-Shig (부경대학교 전자컴퓨터정보통신공학부)
Han Dae-Hyun (동의대학교 전자정보통신공학부)
Abstract
This paper presents a new structure of Phase Locked Loop(PLL) which changes its loop bandwidth according to the locking status. The proposed PLL consists of a conventional PLL and, Locking Status Indicator(LSI). The LSI decides the operating bandwidth of loop filler. When the PLL becomes out of lock, the PLL increases the loop bandwidth and achieves fast locking. When the PLL becomes in-lock, this PLL decreases the loop bandwidth and minimizes phase noise output. The PLL can achieve fast locking and low phase noise output at the same time. Proposed PLL's locking time is less than $40{\mu}s$ and spur is 76.1dBc. It is simulated by HSPICE in a Hynix CMOS $0.35{\mu}m$ Process.
Keywords
Locking Status Indicator; Low litter; Fast Locking; Loop Bandwidth; Hysteresis; Phase; Locked Loop;
Citations & Related Records
연도 인용수 순위
  • Reference
1 Joonsuk Lee, and Beomsup Kim, 'A low-noise fast lock phase-locked loop with adaptive bandwidth control,' IEEE J, Solid-State Circuits, vol. 35, pp.1137-1145, Aug. 2000   DOI   ScienceOn
2 F.M GARDNER, Phase lock techniqes, John Wiley & Sons, New York, 1979
3 M. Mizuno et al., 'A 0.18m CMOS hotstandby phase-locked loop using a noise immune adaptive gain voltage-controlled oscillator', ISSCC Dig. Tech. Papers, pp. 268-269, Feb. 1995
4 G. Roh, Y. lee, and B. Kim.. 'An optimum phase-acquisition technique for charge-pump phase-locked loops,' IEEE Trans. Circuit Syst. II, vol. 44, pp. 729-740, Sept. 1997   DOI   ScienceOn
5 Tai-Cheng Lee and Behzad Razavi, 'A Stabilization technique for Phase Locked Frequency Synthesizers,' IEEE J, Solid-State Circuits., vol. 38, NO.6, pp. 888-894, June 2003   DOI   ScienceOn
6 'An Analysis and Performance Evaluation of a Passive Filter Design Techniques for charge pump PLL's,' Application Note 1001, National Semiconductor Corporation, July 2001