Browse > Article
http://dx.doi.org/10.5573/JSTS.2017.17.3.378

A Return-to-zero DAC with Tri-state Switching Scheme for Multiple Nyquist Operations  

Yun, Jaecheol (School of Electrical Eng. Korea University)
Jung, Yun-Hwan (System LSI, Samsung Electronics)
Yoo, Taegeun (School of Electrical and Electronic Eng. Nanyang Technological University)
Hong, Yohan (School of Electrical and Electronics Eng., Chung-Ang University)
Kim, Ju Eon (School of Electrical and Electronics Eng., Chung-Ang University)
Yoon, Dong-Hyun (School of Electrical and Electronics Eng., Chung-Ang University)
Lee, Sung-Min (School of Electrical and Electronics Eng., Chung-Ang University)
Jo, Youngkwon (School of Electrical and Electronics Eng., Chung-Ang University)
Kim, Yong Sin (School of Electrical Eng. Korea University)
Baek, Kwang-Hyun (School of Electrical and Electronics Eng., Chung-Ang University)
Publication Information
JSTS:Journal of Semiconductor Technology and Science / v.17, no.3, 2017 , pp. 378-386 More about this Journal
Abstract
A return-to-zero (RZ) digital-to-analog converter (DAC) with a tri-state switching scheme is proposed in this paper. The proposed scheme provides a triple weight output for RZ operation by using a conventional differential current switch and simple pseudo-differential F/Fs. The RZ function is realized with only two additional transistors in each F/F cell, which results in a power dissipation increase of less than 5%. To verify the performance of the proposed method, a 10-bit RZ DAC is fabricated using standard 180-nm CMOS technology. Measured results show that the worst SFDR performances are 60 dBc and 55 dBc in the 1st and 2nd Nyquist bands, respectively, when operating at 650 MHz clock frequency. The total power consumption is 64 mW, and the active area occupies $0.25mm^2$.
Keywords
Return-to-zero (RZ); digital-to-analog converter (DAC); tri-state switching scheme;
Citations & Related Records
연도 인용수 순위
  • Reference
1 A. R. Bugeja, et al, "A 14-b, 100-MS/s CMOS DAC Designed for Spectral Performance," Solid-States, IEEE Journal of, Vol. 34, No. 2, pp. 1719-1732, Feb., 1999.   DOI
2 Q. Huang, et al, "A 200MS/s 14b 97mW DAC in 0.18um CMOS," Solid-State Circuits Conference, 2004. ISSCC 2004. Digest of Technical Papers. IEEE International, pp. 364-365, Feb., 2004.
3 B. Schafferer, et al, "A 3V CMOS 400mW 14b 1.4GS/s DAC for Multi-Carrier Applications," Solid-State Circuits Conference, 2004. ISSCC 2004. Digest of Technical Papers. IEEE International, pp. 360-361, Feb., 2004.
4 G. Engel, et al, "A 14b 3/6GHz Current-Steering RF DAC in 0.18um CMOS with 66dB ACLR at 2.9GHz," Solid-State Circuits Conference, 2004. ISSCC 2004. Digest of Technical Papers. IEEE International, pp. 458-459, Feb., 2012.
5 M. J. Choe, et al, "A 1.6-GS/s 12-bit Return-to-Zero GaAs RF DAC for Multiple Nyquist Operation," Solid-States, IEEE Journal of, Vol. 40, No. 12, pp. 2456-2468, Dec., 2005.   DOI
6 B. Jewett B, "A 1.2GS/s 15b DAC for Precision Signal Generation," Solid-State Circuits Conference, 2005. ISSCC 2005. Digest of Technical Papers. IEEE International, pp. 110-111, Feb., 2005.
7 W. H. Tseng, et al, "A 12-Bit 1.25-GS/s DAC in 90nm CMOS with > 70dB SFDR up to 500MHz," Solid-States, IEEE Journal of, Vol. 46, No. 12, pp. 2845-2856, Dec., 2011.   DOI