Browse > Article
http://dx.doi.org/10.5573/JSTS.2015.15.2.312

Decrease of Parasitic Capacitance for Improvement of RF Performance of Multi-finger MOSFETs in 90-nm CMOS Technology  

Jang, Seong-Yong (Dept. of Electronics Engineering, Chungnam National University)
Kwon, Sung-Kyu (Dept. of Electronics Engineering, Chungnam National University)
Shin, Jong-Kwan (Dept. of Electronics Engineering, Chungnam National University)
Yu, Jae-Nam (Dept. of Electronics Engineering, Chungnam National University)
Oh, Sun-Ho (Dept. of Electronics Engineering, Chungnam National University)
Jeong, Jin-Woong (Dept. of Electronics Engineering, Chungnam National University)
Song, Hyeong-Sub (Dept. of Electronics Engineering, Chungnam National University)
Kim, Choul-Young (Dept. of Electronics Engineering, Chungnam National University)
Lee, Ga-Won (Dept. of Electronics Engineering, Chungnam National University)
Lee, Hi-Deok (Dept. of Electronics Engineering, Chungnam National University)
Publication Information
JSTS:Journal of Semiconductor Technology and Science / v.15, no.2, 2015 , pp. 312-317 More about this Journal
Abstract
In this paper, the RF characteristics of multi-finger MOSFETs were improved by decreasing the parasitic capacitance in spite of increased gate resistance in a 90-nm CMOS technology. Two types of device structures were designed to compare the parasitic capacitance in the gate-to-source ($C_{gs}$) and gate-to-drain ($C_{gd}$) configurations. The radio frequency (RF) performance of multi-finger MOSFETs, such as cut-off frequency ($f_T$) and maximum-oscillation frequency ($f_{max}$) improved by approximately 10% by reducing the parasitic capacitance about 8.2% while maintaining the DC performance.
Keywords
Multi-finger MOSFET; layout; cut-off frequency ($f_T$); parasitic capacitance; RF performance;
Citations & Related Records
연도 인용수 순위
  • Reference
1 C. H. Doan, S. Emami, A. M. Niknejad, and R. W. Brodersen, "Millimeter-wave CMOS design," IEEE J. Solid-State Circuits, vol. 40, no. 1, pp. 144-155, Jan. 2005.   DOI   ScienceOn
2 E. Morifuji, H. S. Momose, T. Ohguro, T. Yoshitomi, H. Kimijima, F. Matsuoka, M. Kinugawa, Y. Katsumata, and H. Iwai, "Future perspective and scaling down roadmap for RF CMOS," in VLSI Symp. Tech. Dig., pp. 165-166, 1999.
3 P. H. Woerlee, M. J. Knitel, R. V. Langevelde, D. B. M. Klaassen, L. F. Tiemeijer, A. J. Scholten, and T. A. Z. Dhuijnhoven, "RF-CMOS Performance Trends," IEEE Trans. Electron Devices, vol.48, no.8, pp.1776-1782, Aug. 2001.   DOI   ScienceOn
4 C. Y. Chan, S. C. Chen, M. H. Tsai, and S. S. H. Hsu, "Wiring effect optimization in 65-nm lowpower NMOS," IEEE Electron Device Lett., vol. 29, no. 11, pp. 1245-1248, Nov. 2008.   DOI   ScienceOn
5 H. S. Jhon, J. H. Lee, J. Lee, B. C. Oh, I. H. Song, Y. Yun, B. G. Park, J. D. Lee, and H. C. Shin, "fmax Improvement by Controlling Extrinsic Parasitics in Circuit-Level MOS Transistor," IEEE Electron Device Lett., vol. 30, no. 12, pp. 1323-1325, Dec. 2009.   DOI   ScienceOn
6 A. Nakamura, N. Yoshikawa, T. Miyazako, T. Oishi, "Layout optimization of RF CMOS in the 90 nm generation by a physics-based model including the multi-finger wiring effect," in IEEE Radio Freq. Integrated Circuits Symp., pp. 419-422, June. 2006,
7 W. K. Yeh, C. C. Ku, S. M. Chen, Y. K. Fang, and C. P. Chao, "Effect of Extrinsic Impedance and Parasitic Capacitance on Figure of Merit of RF MOSFET," IEEE Trans. Electron Devices, vol.52, no.9, pp.2054-2060, Sep. 2005.   DOI   ScienceOn
8 S. Lee and H. K. Yu, "Parameter extraction technique for the small signal equivalent circuit model of microwave silicon MOSFETs," in Proc. High Speed Semicond. Dev. Circuits, pp. 182-199, 1997.
9 I. Kwon, M. Je, K. Lee, and H. Shin, "A simple and analytical parameter extraction method of a microwave MOSFET," IEEE Trans. Microw. Theory Tech., vol. 50, no. 6, pp. 1503-1509, Jun. 2002.   DOI   ScienceOn