Browse > Article

3- Transistor Cell OTP ROM Array Using Standard CMOS Gate-Oxide Antifuse  

Kim, Jin-Bong (Dept. of EECS, KAIST Also with MICROS Research Center)
Lee, Kwy-Ro (Dept. of EECS, KAIST Also with MICROS Research Center)
Publication Information
JSTS:Journal of Semiconductor Technology and Science / v.3, no.4, 2003 , pp. 205-210 More about this Journal
Abstract
A 3-Transistor cell CMOS OTP ROM array using standard CMOS antifuse (AF) based on permanent breakdown of MOSFET gate oxide is proposed, fabricated and characterized. The proposed 3-T OTP cell for ROM array is composed of an nMOS AF, a high voltage (HV) blocking nMOS, and cell access transistor, all compatible with standard CMOS technology. The experimental results show that the proposed structure can be a viable technology option as a high density OTP ROM array for modern digital as well as analog circuits.
Keywords
CMOS antifuse; OTP ROM; gate-oxide breakdown;
Citations & Related Records
Times Cited By KSCI : 1  (Citation Analysis)
연도 인용수 순위
1 Joo-Sun Choi, Jae-Kyung Wee, Ho-Youb Choi, Phil-Jung Kim, Jin-Keun Oh, Chang-Hyuk Lee, Jin-Yong Chung, Sea-Chung Kim, and Woodward yang, 'Antifuse EPROM Circuit for Field Programmable DRAM', in IEEE International Solid-State Circuit Conference (ISSCC) 2000, pp.406-407   DOI
2 Jinbong. Kim and Kwyro. Lee, '3-Transistor OTP(One-Time Programmable) ROM Cell Array Using Standard CMOS Gate Oxide Antifuse', in Electron Device Letters (EDL), VoI.24,No.9, Sep. 2003   DOI   ScienceOn
3 O.Kim, C.J.Oh and K.S.Kim, 'CMOS trimming circuit based on polysilicon fusing', in Electronics Letters, vol.34, No.4, pp.355-356, Feb., 1998   DOI   ScienceOn
4 http://www.actel.com/products/antifuse.html
5 Jae-Kyung Wee, Jeong-Hoon Kook, Sang-Hoon Hong, and Jin-Hong Ahn, 'Antifuse Circuits and Their Applications to Post-Package of DRAMs', in Journal of Semiconductor Technology and Science (JSTS), vol.1, No.4, pp.216-231, Dec., 2001   과학기술학회마을
6 Chih-Yuan Lu, James D. Chlipala, and Leonard M. Scarfone, 'Explosion of Poly-Silicide Links in Laser Programmable Redundancy for VLSI Memory Repair', in IEEE Transaction on Electron Devices, vol.36, No.6, pp.1056-1062, Jun., 1989   DOI   ScienceOn
7 K.- H. Kim and K. Lee, 'An 8-b Resolution 360 ${\mu}s$ Write Time Nonvolatile Analog Memory Based on Differentially Balanced Constant-Tunneling-Current Scheme (DBCS),' in IEEE International Solid-State Circuit Conference (ISSCC)1998, pp. 336-337,459   DOI
8 Guobiao Zhang, Chenming Hu, Peter Y. Yu, Steve Chiang, Shafy Eltoukhy, and Esmat Z. Hamdy, 'An Electro-Thermal Model for Metal-Oxide-Metal Anti-fuses', IEEE Transition on Electron Devices, vol.42, pp.1548-1558, 1995   DOI   ScienceOn
9 Philippe Candelier, Nathalie Villani, Jean-Pierre Schoellkopf, and Patrick Mortini, 'One Time Programmable Drift Antifuse Cell Reliability', in IEEE International Reliability Physics Symposium, pp.169-l73, 2000   DOI
10 Jinbong. Kim and Kwyro. Lee, '3-Transistor Antifuse OTP ROM Array using Standard CMOS Process', in Symposium in VLSI Circuits (SOVC) 2003, pp.239-242