Browse > Article

Design of a Single Chip CMOS Transceiver for the Fiber Optic Modules  

채상훈 (호서대학교 전자공학과)
김태련 (호서대학교 전자공학과)
권광호 (한서대학교 전자공학과)
Publication Information
Abstract
This paper describes the design of monolithic optical transceiver circuitry being used as a part of the fiber optic modules. It has been designed in 0.6 ${\mu}{\textrm}{m}$ 2-poly 3 metal silicon CMOS analog technology and operates at 155.52 Mbps(STM-1) data rates. It drives laser diode to transmit intensity modulated optical signal according to 155.52 Mbps electrical data from system. Also, it receives 155.52 Mbps optical data that transmitted from other systems and converts it to electrical data using photo diode and amplifier. To avoid noise and interference between transmitter and receiver on one chip, layout techniques such as special placement, power supply separation, guard ring, and protection wall were used in the design. The die area is 4 ${\times}$ 4 $\textrm{mm}^2$ and the estimated power dissipation is less than 900 ㎽ with a single 5 V supply.
Keywords
CMOS 트랜시버;단일칩;광통신 모듈;ASIC 설계;레이아웃;
Citations & Related Records
Times Cited By KSCI : 3  (Citation Analysis)
연도 인용수 순위
1 D. Jeong, G. Borriello, D. Hodges, R. Katz, 'Design of PLL-based clock generation circuits', IEEE JSSC, Vol. sc-22, No. 2, April, 1987
2 Z. Wang, U. Langmann, 'Multi-Gb/s silicon bipolar clock recovery IC', IEEE JSSC, Vol. 9, No. 5, pp. 656-663, Jun. 1991   DOI   ScienceOn
3 D.W. Faulkner, 'A wide-band limiting amplifier for optical fiber repeaters,' IEEE J. Solid-State Circuits, vol. SC-18, no. 3, pp. 333-340, June 1983
4 이길재, 채상훈, '광통신 모듈용 155.52 MHz 클럭복원 리시버의 구현' , 한국통신학회 논문지, 제 26 권, 제 12C 호, 2001년 12월   과학기술학회마을
5 F. Gardner, 'Charge-pump phase locked loops', IEEE Communication, com-28, No. 11, pp.1848-1858, Nov. 1980
6 이흥수, 채상훈, 송원철, 김경수, '155.52 Mbps 광통신용 트랜스미터(Tx) ASIC의 설계', 대한전자공학회 추계학술대회 논문집, 1996년 12월
7 채상훈, 정희범, '광통신 모듈용 155.52 Mbps CMOS 리시버의 설계', 한국통신학회 논문지, 제 24 권, 제 6 호, 1999년 6월