DOI QR코드

DOI QR Code

Novel Design of 8T Ternary SRAM for Low Power Sensor System

  • Jihyeong Yun (School of Electrical Engineering, Kyungpook National University) ;
  • Sunmean Kim (School of Electrical Engineering, Kyungpook National University)
  • Received : 2024.05.02
  • Accepted : 2024.05.30
  • Published : 2024.05.31

Abstract

In this study, we propose a novel 8T ternary SRAM that can process three logic values (0, 1, and 2) with only two additional transistors, compared with the conventional 6T binary SRAM. The circuit structure consists of positive and negative ternary inverters (PTI and NTI, respectively) with carbon-nanotube field-effect transistors, replacing conventional cross-coupled inverters. In logic '0' or '2,' the proposed SRAM cell operates the same way as conventional binary SRAM. For logic '1,' it works differently as storage nodes on each side retain voltages of VDD/2 and VDD, respectively, using the subthreshold current of two additional transistors. By applying the ternary system, the data capacity increases exponentially as the number of cells increases compared with the 6T binary SRAM, and the proposed design has an 18.87% data density improvement. In addition, the Synopsys HSPICE simulation validates the reduction in static power consumption by 71.4% in the array system. In addition, the static noise margins are above 222 mV, ensuring the stability of the cell operation when VDD is set to 0.9 V.

Keywords

Acknowledgement

This research was supported by the Nanomaterials Development Program through the National Research Foundation of Korea (NRF) (2022M3H4A1A04096496) funded by the Ministry of Science and ICT, Korea.

References

  1. C. J. Jhang, C. X. Xue, J. M. Hung, F. C. Chang, and M. F. Chang, "Challenges and trends of SRAM-based computing-in-memory for AI edge devices", IEEE Trans. Circuits Syst. I Regul. Pap., Vol. 68, No. 5, pp. 1773-1786, 2021.  https://doi.org/10.1109/TCSI.2021.3064189
  2. J. Y. Kim, B. Kim, and T. T. H. Kim, Processing-in-Memory for AI, Springer, Cham, CH, pp. 1-165, 2022. 
  3. H. N. Patel, F. B. Yahya, and B. H. Calhoun, "Optimizing SRAM bitcell reliability and energy for IoT applications", Proc. of the 17th Int. Symp. Qual. Electron. Design, pp. 12- 17, Santa Clara, CA, USA, 2016. 
  4. J. R. Dinesh Kumar, C. Ganesh Babu, V. R. Balaji, K. Priyadharsini, and S. P. Karthi, "Performance investigation of various SRAM cells for IoT based wearable biomedical devices", Proc. of 5th International Conference Information, Communication & Computing Technology (ICICCT-2020), pp. 573-588, New Delhi, India, 2021. 
  5. V. Sharma, S. Vishvakarma, S. S. Chouhan, and K. Halonen, "A write?improved low?power 12T SRAM cell for wearable wireless sensor nodes", Int. J. Circuit Theory Appl., Vol. 46, No. 12, pp. 2314-2333, 2018.  https://doi.org/10.1002/cta.2555
  6. H. Lam, F. Guo, H. Qiu, M. Zhang, H. Jiao, and S. Zhang, "Pseudo multi-port SRAM circuit for image processing in display drivers", IEEE Trans. Circuits Syst. Video Technol., Vol. 31, No. 5, pp. 2056-2062, 2020. 
  7. Y. Taur, "CMOS design near the limit of scaling", IBM J. Res. Develop., Vol. 46, No. 2.3, pp. 213-222, 2002.  https://doi.org/10.1147/rd.462.0213
  8. S. Kim, S. Y. Lee, S. Park, K. R. Kim, and S. Kang, "A logic synthesis methodology for low-power ternary logic circuits", IEEE Trans. Circuits Syst. I Regul. Pap., Vol. 67, No. 9, pp. 3138-3151, 2020.  https://doi.org/10.1109/TCSI.2020.2990748
  9. J. Yoon, S. Baek, S. Kim, and S. Kang, "Optimizing ternary multiplier design with fast ternary adder", IEEE Trans. Circuits Syst. II Express Briefs, Vol. 70, No. 2, pp. 766-770, 2022. 
  10. V. A. Bespalov, N. A. Dyuzhev, and V. Yu Kireev, "Possibilities and limitations of CMOS Technology for the production of various Microelectronic systems and devices", Nanobiotechnology Reports, Vol. 17, No. 1, pp. 24-38, 2022.  https://doi.org/10.1134/S2635167622010037
  11. Y.-B. Kim and K. K. Kim, "Sensor circuit design using carbon nanotube FET for artificial skin", J. Korea Soc. Ind. Inform. Syst., Vol. 19, No. 3, pp. 41-48, 2014. 
  12. Y. Choi, S. Kim, K. Lee, and S. Kang, "Design and analysis of a low-power ternary SRAM", Proc. of 2021 IEEE Int. Symp. Circuits Syst. (ISCAS), pp. 1-4, Daegu, Korea, 2021. 
  13. J. Deng and H-S. P. Wong, "A compact SPICE model for carbon-nanotube field-effect transistors including nonidealities and its application-Part I: Model of the intrinsic channel region", IEEE Trans. Electron Devices, Vol. 54, No. 12, pp. 3186-3194, 2007.  https://doi.org/10.1109/TED.2007.909030
  14. J. Deng and H-S. P. Wong, "A compact SPICE model for carbon-nanotube field-effect transistors including nonidealities and its application-Part II: Full device model and circuit performance benchmarking", IEEE Trans. Electron Devices, Vol. 54, No. 12, pp. 3195-3205, 2007.  https://doi.org/10.1109/TED.2007.909043
  15. B. Srinivasu and K. Sridharan, "Low-power and high-performance ternary SRAM designs with application to CNTFET technology", IEEE Trans. Nanotechnol., Vol. 20, pp. 562-566, 2021.  https://doi.org/10.1109/TNANO.2021.3096123
  16. B. H. Calhoun and A. P. Chandrakasan, "Static noise margin variation for sub-threshold SRAM in 65-nm CMOS", IEEE J. Solid-State Circuits, Vol. 41, No. 7, pp. 1673-1679, 2006. https://doi.org/10.1109/JSSC.2006.873215