DOI QR코드

DOI QR Code

A lateral superjunction SOI LDMOS with double-conductive channels

  • Chen, Weizhong (College of Electronics Engineering, Chongqing University of Posts and Telecommunications) ;
  • Qin, Haifeng (College of Electronics Engineering, Chongqing University of Posts and Telecommunications) ;
  • Lin, Xuwei (College of Electronics Engineering, Chongqing University of Posts and Telecommunications) ;
  • Huang, Yi (College of Electronics Engineering, Chongqing University of Posts and Telecommunications) ;
  • Han, Zhengsheng (Institute of Microelectronics of Chinese Academy of Sciences)
  • Received : 2021.10.08
  • Accepted : 2022.01.17
  • Published : 2022.04.20

Abstract

A novel lateral superjunction silicon-on-insulator lateral double-diffused MOS with double-conductive channels (DC LDMOS) is proposed and subsequently investigated by the SENTAURUS TCAD. First, the double channels (DC) feature a surface and bulk gate for providing the surface and bulk electron channels, respectively. Second, the P-pillar is inserted into the N-drift to divide it into the N-drift1 and N-drift2 regions. In this manner, the lateral super junction (SJ) can be formed by the sandwich-structured N-drift1/P-pillar/N-drift2. At the forward conduction state, the DC provides the double electron emission channels. The specific on-resistance (Ron,sp) is obviously decreased, and an even higher peak transfer conductance (gm) is achieved. At the breakdown state, the SJ helps to deplete the whole drift, including the N-drift1/P-pillar/N-drift2, and the electric field Efield distribution is effectively optimized. Furthermore, the Ron,sp is significantly decreased by the DC and SJ. Consequently, the tradeoff relationship between BV and Ron,sp is improved by the charge compensation and the assisted depletion effect, which are performed by the SJ. The results indicate that the DC LDMOS can break through the single RESURF and achieve Baliga's figure of merit (FOM) of 3.32 MW/cm2. In addition, the DC LDMOS with the N-trench (NT) inserted into the buried oxide (DC-NT LDMOS) can achieve better breakdown properties by further optimizing the Efield distribution between the source and drain regions, and BV is remarkably increased. Furthermore, Ron,sp can be decreased by the NT. Finally, it breaks through the triple RESURF to achieve the FOM of 4.87 MW/cm2.

Keywords

Acknowledgement

This article was funded by the National Nature Science Foundation of China (61604027, 61704016), the Chongqing Nature Science Foundation (cstc2020jcyj-msxmX0550, Haifeng Qin).

References

  1. Lijuan, W., Lin, Z., Xing, C.: Variable-K double trenches SOI LDMOS with high-concentration P-pillar. Chin. Phys. B 29(5), 057701 (2020) https://doi.org/10.1088/1674-1056/ab7e94
  2. Orouji, A.A., Mehrad, M.: The best control of parasitic BJT effect in SOI-LDMOS with SiGe window under channel. IEEE Trans. Electron Devices 59(2), 419-425 (2012) https://doi.org/10.1109/TED.2011.2175485
  3. Jia-Fei, Y., Yu-Feng, G., Zhen-Yu, Z., Ke-Meng, Y., Mao-Lin, Z., Tian, X.: Numerical and analytical investigations for the SOI LDMOS with alternated high-k dielectric and step doped silicon pillars. Chin. Phys. B 29(3), 038503 (2020) https://doi.org/10.1088/1674-1056/ab6960
  4. Guo, S., Huang, H., Chen, X.B.: Study of the SOI LDMOS with low conduction loss and less gate charge. IEEE Trans. Electron Devices 65(4), 1645-1649 (2018) https://doi.org/10.1109/ted.2018.2806921
  5. Wang, Y., Duan, B., Song, H., Yang, Y.: Novel lateral double-diffused MOSFET with ultralow on-resistance by the variable resistivity of drift region. IEEE Electron Device Lett. 41(11), 1681-1684 (2020) https://doi.org/10.1109/led.2020.3026329
  6. Dong, Z., Duan, B., Fu, C., Guo, H., Cao, Z., Yang, Y.: Novel LDMOS optimizing lateral and vertical electric field to improve breakdown voltage by multi-ring technology. IEEE Electron Device Lett. 39(9), 1358-1361 (2018) https://doi.org/10.1109/led.2018.2854417
  7. Xu, S., Gan, K.P., Samudra, G.S., Liang, Y.C., Sin, J.K.O.: 120 V interdigitated-drain LDMOS (IDLDMOS) on SOI substrate breaking power LDMOS limit. IEEE Trans. Electron Devices 47(10), 1980-1985 (2000) https://doi.org/10.1109/16.870584
  8. Deng, G., et al.: Experimental study of 600 V accumulation-type lateral double-diffused MOSFET with ultra-low on-resistance. IEEE Electron Device Lett. 41(3), 465-468 (2020) https://doi.org/10.1109/led.2020.2970006
  9. Chen, W.Z., Huang, Y., Huang, Y., Han, Z.S.: A super-junction SOI-LDMOS with low resistance electron channel. Chin. Phys. B 30, 057303 (2021) https://doi.org/10.1088/1674-1056/abe374
  10. Wei, J., Luo, X., Ma, D., Wu, J., Li, Z., Zhang, B.: Accumulation mode triple gate SOI LDMOS with ultralow on-resistance and enhanced transconductance. In: 2016 28th International symposium on power semiconductor devices and ICs (ISPSD), pp. 171-174 (2016)
  11. Iqbal, M.M., Udrea, F., Napoli, E.: On the static performance of the RESURF LDMOSFETS for power ICs. In: 2009 21st International symposium on power semiconductor devices & IC's, pp. 247-250 (2009)
  12. Wang, Y.R., Liu, Y.H., Lin, L.J., Fang, D., Li, C.H., Qiao, M., Zhang, B.: Modeling of a triple reduced surface field silicon-on-insulator lateral double-diffused metal-oxide-semiconductor field-effect transistor with low on-state resistance. Chin. Phys. B 25(2), 027305 (2016) https://doi.org/10.1088/1674-1056/25/2/027305
  13. Zhang, W., et al.: Novel self-modulated lateral superjunction device suppressing the inherent 3-D JFET effect. IEEE Electron Device Lett. 41(9), 1392-1395 (2020) https://doi.org/10.1109/led.2020.3009994
  14. Zhang, W., et al.: Optimization and experiments of lateral semi-superjunction device based on normalized current-carrying capability. IEEE Electron Device Lett. 40(12), 1969-1972 (2019) https://doi.org/10.1109/led.2019.2948198
  15. Lin, Z., Chen, X.: A new solution for superjunction lateral double diffused MOSFET by using deep drain diffusion and field plates. IEEE Electron Device Lett. 36(6), 588-590 (2015) https://doi.org/10.1109/LED.2015.2421972
  16. Cao, Z., Jiao, L.: Superjunction LDMOS with dual gate for low on-resistance and high transconductance. IEEE J. Electron Devices Soc. 8, 890-896 (2020) https://doi.org/10.1109/jeds.2020.3011929
  17. Tang, P., Wang, Y., Bao, M., Luo, X., Cao, F., Yu, C.: Improving breakdown performance for SOI LDMOS with sidewall field plate. Micro Nano Lett. 14(4), 420-423 (2019) https://doi.org/10.1049/mnl.2018.5258
  18. Zhang, B., Wang, W., Chen, W., Li, Z., Li, Z.: High-voltage LDMOS with charge-balanced surface low on-resistance path layer. IEEE Electron Device Lett. 30(8), 849-851 (2009) https://doi.org/10.1109/LED.2009.2023541
  19. Kong, M., Yi, B., Chen, X.: An ultra-low on-resistance triple RESURF tri-gate LDMOS power device. In: 2019 IEEE 13th international conference on power electronics and drive systems (PEDS), pp. 1-4 (2019)
  20. Cristoloveanu, S.: Silicon on insulator technologies and devices: from present to future. Solid State Electron. 45(8), 1403-1411 (2001) https://doi.org/10.1016/S0038-1101(00)00271-9