DOI QR코드

DOI QR Code

Gate Overlap에 따른 나노선 CMOS Inverter 특성 연구

Characteristics of Nanowire CMOS Inverter with Gate Overlap

  • Yoo, Jeuk (Dept. of Electrical Engineering, Korea University) ;
  • Kim, Yoonjoong (Dept. of Electrical Engineering, Korea University) ;
  • Lim, Doohyeok (Dept. of Electrical Engineering, Korea University) ;
  • Kim, Sangsig (Dept. of Electrical Engineering, Korea University)
  • 투고 : 2017.05.02
  • 심사 : 2017.09.22
  • 발행 : 2017.10.01

초록

In this study, we investigate the influence of an overlap between the gate and source/drain regions of silicon nanowire (SiNW) CMOS (complementary metal-oxide-semiconductor) inverter on bendable plastic substrates and describe their electrical characteristics. The combination of n-channel silicon nanowire field-effect transistor (n-SiNWFET) and p-channel silicon nanowire field-effect transistor (p-SiNWFET) operates as an inverter logic gate. The gains with a drain voltage ($V_{dd}$) of 1 V are 3.07 and 1.21 for overlapped device and non-overlapped device, respectively. The superior electrical characteristics of each of the SiNW transistors including steep subthreshold slopes and the high $I_{on}/I_{off}$ ratios are major factors that enable the excellent operation of the logic gate.

키워드

참고문헌

  1. J. A. Rogers and Z. Bao, "Printed plastic electronics and paperlike displays", J. Polym. Sci. Part A Polym. Chem., vol. 40, no. 20, pp. 3327-3334, August 2002. https://doi.org/10.1002/pola.10405
  2. W. S. Wong and A. Salleo, eds, Flexible electronics: materials and applications, Vol. 11. Springer Science & Business Media, pp. 1-24, 2009.
  3. M. Lee, Y. Jeon, T. Moon, and S. Kim, "Top-down fabrication of fully CMOS-compatible silicon nanowire arrays and their integration into CMOS inverters on plastic," ACS Nano, vol. 5, no. 4, pp. 2629-2636, February 2011. https://doi.org/10.1021/nn102594d
  4. Y. Jeon, M. Lee, M. Kim, Y. Kim, and S. Kim, "Lowpower functionality of silicon-nanowire-assembled inverters on bendable plastics," Nano Res., vol. 9, no. 5, pp. 1409-1417, September 2016. https://doi.org/10.1007/s12274-016-1036-7
  5. J. Yun et al., "Nanowatt power operation of silicon nanowire NAND logic gates on bendable substrates," Nano Res., vol. 9, no. 12, pp. 3656-3662, December 2016. https://doi.org/10.1007/s12274-016-1235-2
  6. E. A. Chung, J. Koo, M. Lee, D. Y. Jeong, and S. Kim, "Enhancement-mode silicon nanowire field-effect transistors on plastic substrates," Small, vol. 5, no. 16, pp. 1821-1824, April 2009. https://doi.org/10.1002/smll.200900302
  7. C. H. Lee, D. R. Kim, and X. Zheng, "Fabricating nanowire devices on diverse substrates by simple transfer-printing methods," Proc. Natl. Acad. Sci., vol. 107, no. 22, pp. 9950-9955, April 2010. https://doi.org/10.1073/pnas.0914031107
  8. D. Wang, "Development of Ultra-High Density Silicon Nanowire Arrays for Electronics Applications," July 2008.
  9. J. Appenzeller, J. Knoch, M. T. Bjork, H. Riel, H. Schmid, and W. Riess, "Toward nanowire electronics," IEEE Trans. Electron Devices, vol. 55, no. 11, pp. 2827-2845, November 2008. https://doi.org/10.1109/TED.2008.2008011
  10. B. A. Sheriff, D. Wang, K. J. R. Heath, and J. N. Kurtin, "Complementary Symmetry Nanowire Logic Circuits : Experimental," vol. 2, no. 9, pp. 1789-1798, August 2008. https://doi.org/10.1021/nn800025q
  11. H. Oh, K. Cho, and S. Kim, "Electrical characteristics of a bendable a-Si:H thin film transistor with overlapped gate and source/drain regions," Appl. Phys. Lett., vol. 110, no. 9, p. 93502, February 2017. https://doi.org/10.1063/1.4977564
  12. R. Izawa, T. Kure, and E. Takeda, "Impact of the Gate-Drain Overlapped Device (GOLD) for Deep Submicrometer VLSI," IEEE Trans. Electron Devices, vol. 35, no. 12, pp. 2088-2093, December 1988. https://doi.org/10.1109/16.8781
  13. M. Liu, M. Cai, B. Yu, and Y. Taur, "Effect of gate overlap and source/drain doping gradient on 10-nm CMOS performance," IEEE Trans. Electron Devices, vol. 53, no. 12, pp. 3146-3149, December 2006. https://doi.org/10.1109/TED.2006.885103
  14. R. G. Gordon, D. Hausmann, E. Kim, and J. Shepard, "A kinetic model for step coverage by atomic layer deposition in narrow holes or trenches," Chem. Vap. Depos., vol. 9, no. 2, pp. 73-78, March 2003. https://doi.org/10.1002/cvde.200390005
  15. A. M. Stoneham, "Why model high-k dielectrics?," J. Non. Cryst. Solids, vol. 303, no. 1, pp. 114-122, May 2002. https://doi.org/10.1016/S0022-3093(02)00966-3
  16. G. Jo, W. K. Hong, J. Maeng, M. Choe, W. Park, and T. Lee, "Logic inverters composed of controlled depletionmode and enhancement-mode ZnO nanowire transistors," Appl. Phys. Lett., vol. 94, no. 17, pp. 1-4, April 2009.