DOI QR코드

DOI QR Code

A Simple Static Noise Margin Model of MOS CML Gate in CMOS Processes

  • Jeong, Hocheol (School of Electrical Engineering and Computer Sciences, Gwangju Institute of Science and Technology (GIST)) ;
  • Kang, Jaehyun (School of Electrical Engineering and Computer Sciences, Gwangju Institute of Science and Technology (GIST)) ;
  • Lee, Kang-Yoon (College of Information and Communication Engineering, Sungkyunkwan University) ;
  • Lee, Minjae (School of Electrical Engineering and Computer Sciences, Gwangju Institute of Science and Technology (GIST))
  • Received : 2016.06.13
  • Accepted : 2017.03.23
  • Published : 2017.06.30

Abstract

This paper presents a simple noise margin (NM) model of MOS current mode logic (MCML) gates especially in CMOS processes where a large device mismatch deteriorates logic reliability. Trade-offs between speed and logic reliability are discussed, and a simple yet accurate NM equation to capture process-dependent degradation is proposed. The proposed NM equation is verified for 130-nm, 110-nm, 65-nm, and 40-nm CMOS processes and has errors less than 4% for all cases.

Keywords

References

  1. A. Tanabe, et al, "$0.18-{\mu}m$ CMOS 10-Gb/s multiplexer/demultiplexer ICs using current mode logic with tolerance to threshold voltage fluctuation," IEEE J. Solid-State Circuits, vol. 36, no. 6, pp. 988-996, Jun. 2001. https://doi.org/10.1109/4.924861
  2. P. Heydari and R. Mohanavelu, "Design of ultrahigh-speed low-voltage CMOS CML buffers and latches," Very Large Scale Integration (VLSI) Systems, IEEE Transactions on, vol. 12, no. 10, pp.1081-1093, Oct. 2004. https://doi.org/10.1109/TVLSI.2004.833663
  3. M. M. Green and U. Singh, "Design of CMOS CML circuits for high-speed broadband communications," Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on, 2003, pp. II-204-II-207 vol.2
  4. H. Wang, M. Miranda,W. Dehaene, F. Catthoor, and K. Maex, "Systematic analysis of energy and delay impact of very deep submicron variability effects in embedded SRAM modules," in Proc. Design and Test in Europe (DATE) Conf., Mar. 2005, pp. 914-919.
  5. M. Alioto and G. Palumbo, "Design strategies for source coupled logic gates," IEEE Trans. Circuits Syst. I, Fundam. Theory Appl., v vol. 50, no. 5, pp. 640-654, May 2003. https://doi.org/10.1109/TCSI.2003.811023
  6. S. Bruma, "Impact of on-chip process variations MCML performance," in Proc. IEEE Int. Syst.-on-Chip Conf., Sept. 2003, pp. 135-140.
  7. M. Alioto, et al, "Power-Delay-Area-Noise Margin Tradeoffs in Positive-Feedback MOS Current-Mode Logic," Circuits and Systems I: Regular Papers, IEEE Transactions on , vol.54, no.9, pp.1916,1928, Sept. 2007. https://doi.org/10.1109/TCSI.2007.904685
  8. J. Lohstroh, "Static and dynamic noise margins of logic circuits," IEEE J, Solid-State Circuits, vol.14, no. 3, pp. 591-598, Jun. 1979. https://doi.org/10.1109/JSSC.1979.1051221
  9. J. Lohstroh, E. Seevinck, and J. De Groot, "Worst-case static noise margin criteria for logic circuits and their mathematical equivalence," IEEE J. Solid-State Circuits, vol. SSC-18, no. 6, pp. 803-807, Dec. 1983.
  10. L. Ding and P. Mazumder, "Dynamic noise margin: Definitions and model," in Proc. 17th Int. Conf. VLSI Design, 2004, pp. 1001-1006.
  11. M. Lee, "A 20GHz variability-aware robust, high-speed and low-power MOS CML latch." IEICE Electronics Express, vol. 9, no. 14, pp. 1214-1220, July 2012. https://doi.org/10.1587/elex.9.1214
  12. B. Razavi, Design of analog CMOS integrated circuits. New York: McGraw-Hill, 2001, pp. 101-134.