DOI QR코드

DOI QR Code

Extended Trench Gate Superjunction Lateral Power MOSFET for Ultra-Low Specific on-Resistance and High Breakdown Voltage

  • Cho, Doohyung (Department of Electronic Engineering, Sogang University) ;
  • Kim, Kwangsoo (Department of Electronic Engineering, Sogang University)
  • Received : 2013.08.21
  • Accepted : 2014.03.28
  • Published : 2014.10.01

Abstract

In this paper, a lateral power metal-oxide-semiconductor field-effect transistor with ultra-low specific on-resistance is proposed to be applied to a high-voltage (up to 200 V) integrated chip. The proposed structure has two characteristics. Firstly, a high level of drift doping concentration can be kept because a tilt-implanted p-drift layer assists in the full depletion of the n-drift region. Secondly, charge imbalance is avoided by an extended trench gate, which suppresses the trench corner effect occurring in the n-drift region and helps achieve a high breakdown voltage (BV). Compared to a conventional trench gate, the simulation result shows a 37.5% decrease in $R_{on.sp}$ and a 16% improvement in BV.

Keywords

References

  1. K.R. Varadarajan, A. Sinkar, and T.P. Chow, "Novel Integrable 80 V Silicon Lateral Trench Power MOSFETs for High Frequency DC-DC Converters," Power Electron. Specialists Conf., Orlando, FL, USA, June 17-21, 2007, pp. 1013-1017.
  2. W.S. Son, Y.H. Sohn, and S.Y. Choi, "RESURF LDMOSFET with a Trench for SOI Power Integrated Circuits," Microelectron. J., vol. 35, no. 5, May 2004, pp. 393-400. https://doi.org/10.1016/j.mejo.2004.02.001
  3. N. Fujishima and C.A.T. Salama, "A Trench Lateral Power MOSFET Using Self-Aligned Trench Bottom Contact Holes," Electron Devices Meeting, Washington, DC, USA, Dec. 10, 1997, pp. 359-362.
  4. K.R. Varadarajan et al., "250 V Integrable Silicon Lateral Trench Power MOSFETs with Superior Specific on-Resistance," Power Int. Symp. Semicond. Devices IC's, Jeju, Rep. of Korea, May 27-31, 2007, pp. 233-236.
  5. B.J. Baliga, Fundamentals of Power Semiconductor Devices, 1st ed., New York: Springer, 2008.
  6. L. Yue, B. Zhang, and Z. Li, "A Lateral Power MOSFET with the Double Extended Trench Gate," IEEE Electron Device Lett., vol. 33, no. 8, Aug. 2012, pp. 1174-1176. https://doi.org/10.1109/LED.2012.2201690
  7. X. Luo et al., "Ultralow Specific on-Resistance High-Voltage SOI Lateral MOSFET," IEEE Electron Device Lett., vol. 32, no. 2, Feb. 2011, pp. 185-187. https://doi.org/10.1109/LED.2010.2090938
  8. B. Zhang et al., "High-Voltage LDMOS with Charge-Balanced Surface Low on-Resistance Path Layer," IEEE Electron Device Lett., vol. 30, no. 8, Aug. 2009, pp. 849-851. https://doi.org/10.1109/LED.2009.2023541
  9. Silvaco, Inc., Atlas User's Manual: Device Simulation Software, Santa Clara, CA, USA: Silvaco, Inc., 2008.
  10. H. Wang, E. Napoli, and F. Udrea, "Breakdown Voltage for Superjunction Power Devices with Charge Imbalance: An Analytical Model Valid for Both Punch through and non Punch through Devices," IEEE Trans. Electron Devices, vol. 56, no. 12, Dec. 2009, pp. 3175-3183. https://doi.org/10.1109/TED.2009.2032595
  11. T. Khan et al., "Combined Lateral Vertical RESURF (CLAVER) LDMOS Structure," Power Semicond. Devices IC's, Barcelona, Spain, June 14-18, 2009, pp. 13-16.