모바일 GPU 기술 동향

  • Published : 2014.05.16

Abstract

Keywords

Acknowledgement

Supported by : 미래창조과학부

References

  1. B.-G. Nam and H.-J Yoo, “An Embedded Stream Processor Core Based on Logarithmic Arithmetic for a Low-Power 3-D Graphics SoC,” IEEE J. Solid-State Circuits, vol. 44, no. 5, pp. 1554-1570, May, 2009. https://doi.org/10.1109/JSSC.2009.2016698
  2. Khronos Group, OpenGL-ES [Online] Available: http:// www.khronos.org/opengles/1_X
  3. E. Angel and D. Shreiner, Interactive Computer Graphics: A Top-Down Approach with Shader-Based OpenGL, Addison-Wesley, 2011.
  4. Khronos Group, OpenGL-ES [Online] Available: http:// www.khronos.org/opengles/2_X
  5. J.L. Hennessy and D.A. Patterson, “Computer Architecture,” Morgan Kaufmann, 2011.
  6. C. Kozyrakis and D. Patterson, “Scalable, vector Processors for Embedded System,” IEEE Micro, vol. 23, no. 6, pp. 36-45, Dec. 2003.
  7. R. Genov and G. Cauwenberghs, “Charge-mode parallel architecture for vector-matrix multiplication,” IEEE Transactions on Circuits and System II: Analog Digit. Signal Processing, vol. 48, no. 10, pp. 930-936.
  8. U.J. Kapasi, S. Rixner, W.J. Dally, B. Khailany, J.H. Ahn, P. Mattson, J.D. Owens, “Programmable Stream Processors,” IEEE Computer, vol. 36, no. 8, pp. 54-62.
  9. J.-J. Yoo, S.-Y. Jung, S.-J. Ryu and J.-W. Kim, “Tile Boundary Sharing for Tile-based Vector Graphics Rendering,” IEEE Consumer Electronics, pp. 93-94, Jan. 2014.
  10. M. Deering, S. Winner, B. Schediwy, C. Duffy and N. Hunt, “The Triangle Processor and Normal Vector Shader: A VLSI System for High Performance Graphics,” ACM SIGGRAPH Computer Graphics(ACM Press) vol. 22, bo. 4, pp. 21-30, Aug. 1988. https://doi.org/10.1145/378456.378468
  11. Z. S. Hakura and A. Gupta. “The design and analysis of a cache architecture for texture mapping,” Proceedings of the 24th International Symposium on Computer Architecture, pp. 108-120, 1997.
  12. M. Doggett, “Texture caches,” IEEE Micro, vol. 32, no. 3, pp. 136-141, 2012. https://doi.org/10.1109/MM.2012.44
  13. Vineet, Vibhav, et al. “Fast minimum spanning tree for large graphs on the GPU,” Proceedings of the Conference on High Performance Graphics 2009. ACM, 2009.
  14. L. Zhang and R. Nevatia, “Efficient Scan-Window Based Object Detection Using GPGPU,” IEEE Computer Society Conference on Computer Vision and Pattern Recognition Workshops, pp. 1-7, 2008.
  15. Khronos OpenCL Working Group, The OpenCL Specification [Online] Available: http://www.khronos.org/ registry/cl/
  16. J. Leskela, J. Nikula, and M. Salmela, “OpenCL embedded profile prototype in mobile device,” IEEE Workshop on Signal Processing Systems, pp. 279-284, 2009.
  17. M.H. Chowdhury, J. Gjanci and P. Khaled “Innovative Power Gating for Leakage Reduction,” IEEE International Symposium on Circuits and Systems, pp. 1568- 1571, May. 2008.
  18. Se-Hyun Yang, et al., “A 32nm High-k Metal Gate Application Processor with GHz Multi-Core CPU,” IEEE International Solid-State Circuits Conference Dig. Tech. Papers, pp. 214-216, Feb. 2012.