DOI QR코드

DOI QR Code

Efficient and Low-Cost Metal Revision Techniques for Post Silicon Repair

  • Lee, Sungchul (Department of Electronical Communication Engineering, Hanyang University) ;
  • Shin, Hyunchul (Department of Electronical Communication Engineering, Hanyang University)
  • 투고 : 2013.12.22
  • 심사 : 2014.04.24
  • 발행 : 2014.06.30

초록

New effective techniques to repair "small" design errors in integrated circuits are presented. As semiconductor chip complexity increases and the design period becomes tight, errors frequently remain in a fabricated chip making revisions required. Full mask revision significantly increases the cost and time-to-market. However, since many "small" errors can be repaired by modifying several connections among the circuit blocks and spare cells, errors can frequently be repaired by revising metal layers. Metal only revision takes significantly less time and involves less cost when compared to full mask revision, since mask revision costs multi-million dollars while metal revision costs tens of thousand dollars. In our research, new techniques are developed to further reduce the number of metal layers to be revised. Specifically, we partition the circuit blocks with higher error probabilities and extend the terminals of the signals crossing the partition boundaries to the preselected metal repair layers. Our partitioning and pin extension to repair layers can significantly improve the repairability by revising only the metal repair layers. Since pin extension may increase delay slightly, this method can be used for non-timing-critical parts of circuits. Experimental results by using academia and industrial circuits show that the revision of the two metal layers can repair many "small" errors at low-cost and with short revision time. On the average, when 11.64% of the spare cell area and 24.72% of the extended pins are added to the original circuits, 83.74% of the single errors (and 72.22% of the double errors) can be corrected by using two metal revision. We also suggest methods to use our repair techniques with normal commercial vender tools.

키워드

참고문헌

  1. M. Abramovici, P. Bradley, K. Dwarakanath, P. Levin, G. Memmi and D. Miller, "A Reconfigurable Design-for-Debug Infrastructure for SoCs," Proc. DAC '06, 2006, p. 7.
  2. Collett International Research 2005.
  3. T. Jhaveri, I. Stobert, L. Liebmann, P. Karakatsanis, V. Rovner, A. Strojwas and L. Pileggi, "OPC Simplification and Mask Cost Reduction Using Regular Design Fabrics" SPIE Proceedings Vol. 7274, 13 March 2009
  4. Z. Or-Bach, "Paradigm Shift in ASIC Technology," eASIC Corp., Sep. 2005,
  5. K. Chang, I. L. Markov, and Valeria Bertacco " Reap What You Sow: Spare Cells for Post-Silicon Metal Fix" Proc. ISPD'08, April 13-16, 2008, pp.103 - 110
  6. K. Chang, I. Markov and V. Rertacco, "Automating Post-Silicon Debugging and Repair," Proc. ICCAD '07, 2007, p. 91.
  7. S. Raman, and M. Lubyanitsky, "Cone Resynthesis ECO Methodology for Multi-Million Gate Designs", 22nd International Conference on VLSI Design, 2009, pp. 195 - 199
  8. K. Kim, B. Kang, D. Kim, S. Lee, J. Shin, and H. Shin, "Low-cost Design for Repair with Circuit Partitioning", 15th Asia and South Pacific Design Automation Conference (ASP-DAC), 2010, pp. 259 - 261
  9. M.S. Abadir, J. Ferguson, and T.E. Kirkland, "Logic Design Verification via Test Generation", IEEE Trans. on Computer-Aided Design of Integrated Circuits and Systems, vol. 7, Issue 1, pp. 138-148, 1988. https://doi.org/10.1109/43.3141
  10. K. Y. Tong, V. Kheterpal, V. Rovner, L. Pileggi, and H. Schmit, "Regular Logic Fabrics for a Via Patterned Gate Array(VPGA)," Proc. of IEEE on Custom Integrated Circuits Conference, 2003, p. 53
  11. W. D. Cox, "Configuring structured ASIC Fabric Using Two Non-adjacent Via Layers", US Patent 7,692,609 B2, Apr. 6, 2010
  12. Opencores. Available: http://opencores.org/