References
- D. Sylverster and K. Keutzer, "A Global Wiring Paradigm for Deep Submicron Design," IEEE Trans. CAD Integr. Circuits Syst., vol. 19, no. 2, Feb. 2000, pp. 242-252. https://doi.org/10.1109/43.828553
- International Technology Roadmap for Semiconductors, Semiconductor Industry Association, 2009.
- J. Sparso and S.B. Furber, Principles of Asynchronous Circuit Design: A System Perspective, Kluwer Academic Publishers, 2001.
- W.F. McLaughlin, A. Mitra, and S.M. Nowick, "Asynchronous Protocol Converters for Two-Phase Delay-Insensitive Global Communication," IEEE Trans. VLSI Syst., vol. 17, no. 7, July 2009, pp. 923-928. https://doi.org/10.1109/TVLSI.2009.2017909
- M.E. Dean, T.E. Williams, and D.L. Dill, "Efficient Self-Timing with Level-Encoded 2-Phase Dual-Rail (LEDR)," Adv. Research VLSI, UC Santa Cruz, 1991, pp. 55-70.
- J.S. Lee, "On-Chip Bus Serialization Method for Low-Power Communications," ETRI J., vol. 32, no. 4, Aug. 2010, pp. 540-547. https://doi.org/10.4218/etrij.10.0109.0447
- M.H. Oh and D.S. Har, "Low Delay-Power Product Current- Mode Multiple Valued Logic for Delay-Insensitive Data Transfer Mechanism," IEICE Trans. Fundamentals, vol. E88-A, no. 5, May 2005, pp. 1379-1383. https://doi.org/10.1093/ietfec/e88-a.5.1379
Cited by
- Architectural Design Issues in a Clockless 32-Bit Processor Using an Asynchronous HDL vol.35, pp.3, 2011, https://doi.org/10.4218/etrij.13.0112.0598
- Asynchronous Circuit Designs on an FPGA for Targeting a Power/Energy Efficient SoC vol.ec97, pp.4, 2011, https://doi.org/10.1587/transele.e97.c.253
- Low Latency Synchronization Scheme Using Prediction and Avoidance of Synchronization Failure in Heterochronous Clock Domains vol.15, pp.2, 2011, https://doi.org/10.5573/jsts.2015.15.2.208
- Wire Optimization and Delay Reduction for High-Performance on-Chip Interconnection in GALS Systems vol.39, pp.4, 2017, https://doi.org/10.4218/etrij.17.0116.0052