References
- J. L. Potter, "Image processing on the massively parallel processor," IEEE Computer , Vol.16, No.1, pp. 62-67, 1983.
- A. Rosenfeld, Multiresolution image processing and analysis, Springer-Verlag, 1984.
- H. S. Wallace and D. Howard, ,"HBA vision architecture," IEEE Trans. PAMI , Vol.11, No.3, pp. 227-232, 1989. https://doi.org/10.1109/34.21791
- M. Duff, "Parallel Processors for Digital Image Processing," Advances in Digital Image Processing(P. Stucki, Ed.) NewYork: Plenum, pp. 265-279, 1979.
- K. E. Batcher, "Design of a Massively Parallel Processor," IEEE Trans. Comput., Vol.C-29, pp. 836-840, 1980. https://doi.org/10.1109/TC.1980.1675684
- M.J. Kimmel, R.S. Jaffe, J.R. Manderville and M.A. Lavi, "MITE: Morphic Image Transform engine, an Architecture for Reconfigurable Pipelines of Neighborhood Processors," IEEE Computer Society Workshop on Computer Architecture for Pattern Analysis and Image Database Management, Miami Beach, FL, Nov. 18-20, pp. 493-500, 1985.
- E.W. Kent and S.L. Tanimoto, "Hierarchical Cellular Logic and the PIPE Processor: Structural and Functional Correspondence," in Proc. IEEE Workshop Comp. Architecture for Pattern Analysis and Image Database Management, Miami Beach, FL, Nov.18-20, pp. 311- 319, 1985.
- P. Budnik and D. J. Kuck, "The Organization and Use of Parallel Memories," IEEE Trans. Computers, Vol.C-20, No.12, pp. 1566-1569, 1971. https://doi.org/10.1109/T-C.1971.223171
- D. H. Lawrie, "Access and Alignment of Data in Array Processor," IEEE Trans. Computers, Vol.C-24, No.12, pp. 1145-1155, 1975. https://doi.org/10.1109/T-C.1975.224157
- D. Lee, "Scrambled Storage for Parallel Memory Systems," In Proc. Int. Symp. on Comp. Architecture, pp. 232-239, 1988.
- D. C. Van Voorish and T. H. Morrin, "Memory System for Image Processing," IEEE Trans. Computers, Vol.C-27, No.1, pp. 113-125, 1978 https://doi.org/10.1109/TC.1978.1675045
- D. H. Lawrie and C. R. Vora, "The Prime Memory System for Image Processing," IEEE Trans. Computers, Vol.C-31, No.5, pp. 435-442, 1992.
- C. S. Raghavendra and R. Boppana, "On Methods for Fast and Efficient Parallel Access," In Proc. Int. Parallel Processing, pp. 76-83, 1990.
- J. W. Park, "An Efficient Memory System for Image Processing," IEEE Trans. Computers, Vol.C-35, No.7, pp. 669-674, 1986. https://doi.org/10.1109/TC.1986.1676813
- J. W. Park and D. T. Harper III, "An Efficient Memory System for the SIMD Construction of a Gaussian Pyramid," IEEE Trans. on Parallel and Distributed System, Vol.7, No.7, pp. 855- 860, 1996. https://doi.org/10.1109/71.532116
- H. Lee, H. K. Cho, D.S. You, and J. W. Park, "An MAMS-PP4: Multi-Access Memory System used to Improve the Processing Speed of Visual Media Applications in a Parallel Processing System," IEICE Trans. Fundamentals. Vol.E87-A, No.11 2004.
- J. W. Park, "Multiaccess Memory System for Attached SIMD Computer," IEEE Trans. on Computers. Vol.53, No.4, pp. 439-452, 2004. https://doi.org/10.1109/TC.2004.1268401
- H. E. Burdick, Digital Imaging, McGraw-Hill, 1997
- 윤희준, 이형, 한기선, 박종원, "문화재 검색을 위한 병렬 처리기 구조," 한국멀티미디어 학회 논문지, Vol.1, No.2, pp. 154-161, 1998.
- 이형, 박윤옥, 박종원, "퐁 음영법을 위한 3차원 그래 픽 가속기의 구현," 한국멀티미디어 학회 논문지, Vol.3, No.5, pp. 526-534, 2000.
Cited by
- Feature Extraction System for High-Speed Fingerprint Recognition using the Multi-Access Memory System vol.16, pp.8, 2013, https://doi.org/10.9717/kmms.2013.16.8.914
- Design and Implementation of a Face Recognition System-on-a-Chip for Wearable/Mobile Applications vol.18, pp.2, 2015, https://doi.org/10.9717/kmms.2015.18.2.244
- Multi-Access Memory System(MAMS)의 속도 향상을 위한 아키텍처 설계 vol.54, pp.6, 2017, https://doi.org/10.5573/ieie.2017.54.6.55