References
- E. Babaei, "A cascade multilevel converter topology with reduced number of switches," IEEE Trans. Power Electron., Vol. 23, No. 6, pp. 2657-2664, Nov. 2008. https://doi.org/10.1109/TPEL.2008.2005192
- Y.-M. Park, H.-S. Ryu, H.-W. Lee, M.-G. Jung, and S.-H. Lee, "Design of a cascaded H-bridge multilevel inverter based on power electronics building blocks and control for high performance," Journal of Power Electronics, Vol. 10, No. 3, pp. 262-269, May 2010. https://doi.org/10.6113/JPE.2010.10.3.262
- E. Babaei, S.H. Hosseini, G.B. Gharehpetian, M. Tarafdar Haque, and M. Sabahi, "Reduction of dc voltage sources and switches in asymmetric multilevel converters using a novel topology," Electric Power Systems Research, Vol. 77, No. 8, pp. 1073-1085, Jun. 2007. https://doi.org/10.1016/j.epsr.2006.09.012
- A. Nabae, I. Takahashi, and H. Akagi, "A new neutral-point clamped PWM inverter," IEEE Trans. Ind. Appl., Vol. IA-17, pp. 518-523, Sep./Oct. 1981. https://doi.org/10.1109/TIA.1981.4503992
- F. Z. Peng, J.-S. Lai, J. W. McKeever, and J. VanCoevering, "A multilevel voltage-source inverter with separate dc sources for static var generation," IEEE Trans. Ind. Appl., Vol. 32, No. 5, pp. 1130-1138, Sep./Oct. 1996. https://doi.org/10.1109/28.536875
- T. A. Meynard and H. Foch, "Multi-level choppers for high voltage applications," in Proc. Eur. Conf. Power Electron. Appl., Vol. 2, pp. 45-50, 1992.
- M. Malinowski, K. Gopakumar, J. Rodriguez and M. Perez, "A survey on cascaded multilevel inverters," IEEE Trans. Ind. Electron., Vol. 1, No. 1, pp. 1-10, Dec. 2009.
- E. Babaei, M. Tarafdar Haque, and S. H. Hosseini, "A novel structure for multilevel converters," in Proc. ICEMS, Vol. 2, pp. 1278-1283, 2005.
- E. Babaei and S. H. Hosseini, "New cascaded multilevel inverter topology with minimum number of switches," Energy Conversion and Management, Vol. 50, No. 11, pp. 2761-2767, Nov. 2009
- E. Babaei, "Optimal topologies for cascaded sub-multilevel converters," Journal of Power Electronics, Vol. 10, No. 3, pp. 251-261, May 2010. https://doi.org/10.6113/JPE.2010.10.3.251
- M. Glinka and R. Marquardt, "A new ac/ac multilevel converter family," IEEE Trans. Ind. Electron., Vol. 52, No. 3, pp. 662 -669, Jun. 2005 https://doi.org/10.1109/TIE.2005.843973
- Y. Fukuta and G. Venkataramanan, "DC bus ripple minimization in cascaded H-bridge multilevel converters under staircase modulation," in Proc. 37th IAS Annual Meeting. Conference of the Industry Applications, Vol. 3, pp. 1988-1993, 2002.
- J.R. Wells, X. Geng, P.L. Chapman, P.T. Krein and B.M. Nee, "Modulation-based harmonic elimination," IEEE Trans. Power Electron., Vol. 22, No. 1, pp. 336-340, Jan. 2007. https://doi.org/10.1109/TPEL.2006.888910
- L. M. Tolbert, J. N. Chiasson, Z. Du, and K. J. McKenzie, "Elimination of harmonics in a multilevel converter with nonequal dc sources," IEEE Trans. Ind. Appl., Vol. 41, No. 1, pp. 75-82, Jun./Feb. 2005. https://doi.org/10.1109/TIA.2004.841162
- G. Venkataramanan and A. Bendre, "Reciprocity-transposition-based sinusoidal pulse width modulation for diode-clamped multilevel converters," IEEE Trans. Ind. Electron., Vol. 49, No. 5, pp. 1035-1047, Oct. 2002 https://doi.org/10.1109/TIE.2002.803210
- E. Babaei and M.S. Moeinian, "Asymmetric cascaded multilevel inverter with charge balance control of a low resolution symmetric subsystem," Energy Conversion and Management, Vol. 51, No. 11, pp. 2272-2278, Nov. 2010. https://doi.org/10.1016/j.enconman.2010.03.022
- E. Babaei and S.H. Hosseini, "Charge balance control methods for asymmetric cascade multilevel converters," in Proc. ICEMS, pp. 74-79, 2007.
- S. Busquets-Monge, S. Alepuz, J. Rocabert and J. Bordonau, "Pulsewidth modulations for the comprehensive capacitor voltage balance of n-level two-leg diode-clamped converters," IEEE Trans. Power Electron., Vol. 24, No. 8, pp. 1951-1959, Aug. 2009. https://doi.org/10.1109/TPEL.2009.2017918
- A. Shukla, A. Ghosh and A. Joshi "Flying capacitor based chopper circuit for DC capacitors voltage balancing in diode-clamped multilevel inverter," IEEE Trans. Ind. Electron., Vol. 57, No. 7. pp. 2249-2261, July 2010.
- B.P. McGrath and D.G. Holmes, "Natural capacitor voltage balancing for a flying capacitor converter induction motor drive," IEEE Trans. Power Electron., Vol. 24, No. 6, pp. 1554-1561, Jun. 2009. https://doi.org/10.1109/TPEL.2009.2016567
- R. Stala, S. Pirog, A. Mondzik, M. Baszynski, A. Penczek, J. Czekonski, and S. Gasiorek, "Results of investigation of multicell converters with balancing circuit-part II," IEEE Trans. Ind. Electron., Vol. 56, No. 7, pp. 2620-2628, Jul. 2009. https://doi.org/10.1109/TIE.2009.2022562
- F. Z. Peng, Z. Pan, K. Cozine, V. Stefanovic, M. Leuthen, and S. Gataric, "Voltage balancing control of diode-clamped multilevel rectifier/inverter systems," in Proc. 38th IEEE IAS Annu. Meeting, Vol. 1, pp. 182-189, 2003.
- T. Ishida, T. Miyamoto, T. Oota, K. Matsuse, K. Sasagawa, and L. Huang, "A control strategy for a five-level double converter with adjustable dc link voltage," in Proc. IEEE Industry Applications Society Conference, Vol. 1, pp. 530-536, 2002.
- Z. Pan and F. Z. Peng, "Harmonics optimization of the voltage balancing control for multilevel converter/inverter systems," IEEE Trans. Power Electron., Vol. 21, No. 1, pp. 211-218, Jan. 2006. https://doi.org/10.1109/TPEL.2005.861158
- L. M. Tolbert, F. Z. Peng, T. Cunnyngham and J. N. Chiasson, "Charge balance control schemes for cascade multilevel converter in hybrid electric vehicles," IEEE Trans. Ind. Electron., Vol. 49, No. 5, pp. 1058- 1064, Oct. 2002. https://doi.org/10.1109/TIE.2002.803213
- M. Manjrekar and T. A. Lipo, "A hybrid multilevel inverter topology for drive application," in Proc. APEC, pp. 523-529, 1998.
- A. Rufer, M. Veenstra, and A. Gopakumar, "Asymmetric multilevel converter for high resolution voltage phasor generation," in Proc. EPE, pp. PI-PIO, 1999.
- E. Babaei, G. Ahrabian, G. Alizadeh and S. H. Hosseini, "Charge balance control method for symmetric multilevel inverters based UPQC," in Proc. PSC, pp. 1448-1456, 2006.
Cited by
- A New Basic Unit for Cascaded Multilevel Inverters with the Capability of Reducing the Number of Switches vol.14, pp.4, 2014, https://doi.org/10.6113/JPE.2014.14.4.671
- A new topology for multilevel inverter considering its optimal structures vol.103, 2013, https://doi.org/10.1016/j.epsr.2013.06.001
- Experimental Validation of a Cascaded Single Phase H-Bridge Inverter with a Simplified Switching Algorithm vol.14, pp.3, 2014, https://doi.org/10.6113/JPE.2014.14.3.507
- Investigation on cascade multilevel inverter with symmetric, asymmetric, hybrid and multi-cell configurations vol.8, pp.2, 2017, https://doi.org/10.1016/j.asej.2016.09.006
- Improvement of the Performance of the Cascaded Multilevel Inverters Using Power Cells with Two Series Legs vol.13, pp.2, 2013, https://doi.org/10.6113/JPE.2013.13.2.223
- Extended multilevel converters: an attempt to reduce the number of independent DC voltage sources in cascaded multilevel converters vol.7, pp.1, 2014, https://doi.org/10.1049/iet-pel.2013.0057
- Bi-Directional Multi-Level Converter for an Energy Storage System vol.14, pp.3, 2014, https://doi.org/10.6113/JPE.2014.14.3.499
- Cascaded multilevel inverter using sub-multilevel cells vol.96, 2013, https://doi.org/10.1016/j.epsr.2012.10.010
- A Modified Charge Balancing Scheme for Cascaded H-Bridge Multilevel Inverter vol.16, pp.6, 2016, https://doi.org/10.6113/JPE.2016.16.6.2067
- A Novel DC Bus Voltage Balancing of Cascaded H-Bridge Converters in D-SSSC Application vol.12, pp.4, 2012, https://doi.org/10.6113/JPE.2012.12.4.567