A 40 Gb/s Clock and Data Recovery Module with Improved Phase-Locked Loop Circuits

  • Park, Hyun (EM-Wise Communications Co.) ;
  • Kim, Kang-Wook (Department of Electrical Engineering and Computer Science, Kyungpook National University) ;
  • Lim, Sang-Kyu (Optical Communications Research Center, ETRI) ;
  • Ko, Je-Soo (Optical Communications Research Center, ETRI)
  • 투고 : 2007.08.13
  • 발행 : 2008.04.30

초록

A 40 Gb/s clock and data recovery (CDR) module for a fiber-optic receiver with improved phase-locked loop (PLL) circuits has been successfully implemented. The PLL of the CDR module employs an improved D-type flip-flop frequency acquisition circuit, which helps to stabilize the CDR performance, to obtain faster frequency acquisition, and to reduce the time of recovering the lock state in the event of losing the lock state. The measured RMS jitter of the clock signal recovered from 40 Gb/s pseudo-random binary sequence ($2^{31}-1$) data by the improved PLL clock recovery module is 210 fs. The CDR module also integrates a 40 Gb/s D-FF decision circuit, demonstrating that it can produce clean retimed data using the recovered clock.

키워드