References
- J.Y. Kim, C.S. Lee, S.E. Kim, I.B. Chung, Y.M. Choi, B.J. Park, J.W. Lee, D.I. Kim, Y.S. Hwang, J.M. Park, D.H. Kim, N.J. Kang, M.H. Cho, M.Y. Jeong, H.J. Kim, J.N. Han, S.Y. Kim, B.Y. Nam, H.S. Park, S.H. Chung, J.H. Lee, J.S. Park, H.S. Kim, Y.J. Park and Kinam Kim, 'The breakthrough in data retention time of DRAM using Recess-Channel-Array Transistor(RCAT) for 88nm feature size and beyond,' VLSI Technical Digest, pp.11-12, 2003
- J.Y. Kim, H.J. Oh, D.S. Woo, Y.S. Lee, H.H. Kim, S.E. Kim, G.W. Ha, H.J. Kim, N.J. Kang, J.M. Park, Y.S. Hwang, D.I. Kim, B.J. Park, M. Huh, B.H. Lee, S.B. Kim, M.H. Cho, M.Y. Jung, Y.I. Kim, C. Jin, D.W. Shim, M.S. Shim, C.S. Lee, W.S. Lee, J.C. Park, G.Y Jin, Y.J. Park, and Kinam Kim, 'S-RCAT(Sphere-shaped- Recess-Channel-Array Transistor) Technology for 70nm DRAM feature size and beyond,' VLSI Technical Digest, pp.34-35, 2005 https://doi.org/10.1109/.2005.1469201
- R. Katsumata, N. Tsuda, J. Idebuchi, M. Kondo, N. Aoki, S. Ito, K. Yahashi, T. Satonaka, M. Morikado, M. Kito, M. Kido, T. Tanaka, H. Aochi and T. Hamamoto, 'Fin-Array-FET on bulk silicon for sub-100nm Trench Capacitor DRAM,' VLSI Technical Digest, pp.61-62, 2003
- C.H. Lee, J.M. Yoon, C. Lee, H.M. Yang, K.N. Kim, T.Y. Kim, H.S. Kang, Y.J. Ahn, D.G. Park, and Kinam Kim, 'Novel Body Tied FinFET Cell Array Transistor DRAM with Negative Word Line Operation for sub 60nm Technology and beyond,' VLSI Technical Digest, pp.l30-131, 2004 https://doi.org/10.1109/VLSIT.2004.1345434
- C. Lee, J.M. Yoon, C.H. Lee, J.C. Park, T.Y. Kim, H.S. Kang, S.K. Sung, E.S. Cho, H.J Cho, Y.J. Ahn, D.G. Park, Kinam Kim, and B.I. Ryu, 'Enhanced Data Retention of Damascene-finFET DRAM with Local Channel Implantation and <100> Fin Surface Orientation Engineering,' IEDM, pp.61-64, 2004 https://doi.org/10.1109/IEDM.2004.1419065
- Y.S. Kim, S.H. Lee, S.H. Shin, S.H. Han, J.Y. Lee, J.W. Lee, J. Han, S.C. Yang, J.H. Sung, E.C. Lee, B.Y. Song, DJ. Lee, D.I. Bae, W.S. Yang, Y.K. Park, K.H. Lee, B.H. Roh, T.Y. Chung, Kinam Kim, and Wonshik Lee, 'Local-Damascene-FinFET DRAM Integration with p+ Doped Poly-Silicon Gate Technology for sub-60nm Device Generations,' IEDM, pp.325-328, 2005