References
- Nan-Cheng Lai and Sying- Jyan Wang, 'A Reseeding Technique for LFSR-Based BIST Applications', Proc, IEEE Asian Test Symposium (ATS) , 2002, pp. 200-205 https://doi.org/10.1109/ATS.2002.1181711
- Seongmoon Wang, 'Generation of Low Power Dissipation and High Fault Coverage Patterns for Scan-Based BIST', Proc. IEEE International Test Conference (ITC), 2002, pp. 834-843 https://doi.org/10.1109/TEST.2002.1041837
- Xiaodong Zhang and Kaushik Roy, 'Peak Power Reduction in Low Power BlST', Proc. ISQED, 2000, pp. 425-432
- S. Wang, and K. Gupta, 'DS-LFSR : A New BIST TPG for Low Heat Dissipation', Proc. IEEE International Test Conference (ITC), 1997, pp. 848-857 https://doi.org/10.1109/TEST.1997.639699
- X. Zhang, K. Roy, and S. Bhawmik, 'POWERTEST : A Tool for Energy Conscious Weighted Random Pattern Testing', Proc. The 12th International Conference on VLSI Design, 1999, pp. 416-422 https://doi.org/10.1109/ICVD.1999.745191
- S. Wang, and K. Gupta, 'LT-RTPG : A New Test-Per-Scan BIST TPG for low Heat Dissipation', Proc. IEEE International Test Conference (ITC), 1999, pp. 85-94 https://doi.org/10.1109/TEST.1999.805617
- N. Ahmed, M. H. Teharanipour, and M. Nourani, 'Low Power Pattern Generation for BIST Architecture', proc. IEEE ISCAS, 2004, pp. 689-692
- Nadir Z. Basturkmen, Sudhakar M. Reddy, and Irith Pomeranz, 'A Low Power Pseudo-Random BIST Technique', proc. IOLTS, 2002, pp. 140-144 https://doi.org/10.1109/OLT.2002.1030197
- S. Wang, 'Low Hardware Overhead Scan Based 3-Weighted Weighted Random BIST', Proc. IEEE International Test Conference (ITC), 2001, pp. 868-877
- S. Manich, A. Gabarro, M. Lopez, and J. Figueras, 'Low Power BIST by Filtering Non-Detecting Vectors', Proc. IEEE Test workshop, 1999, pp. 165-170 https://doi.org/10.1109/ETW.1999.804524
- He Ronghui, Li Xiaowei, and Gong Yunzhan, 'A Low Power BIST TPG Design', Proc. IEEE 5th International ASIC Conference, 2003, pp. 1136-1139
- Kenneth M. Butler, Jayashree Saxena, Tony Fryars, and Graham Hethrington, 'Minimizing Power Consumption in Scan Testing: Pattern Generation and DFT Techniques', Proc. IEEE International Test Conference (ITC), 2004, pp. 355-364 https://doi.org/10.1109/TEST.2004.1386971
- Debjyoti Ghosh, Swarup Bhunia, and Kaushik Roy, 'A Technique to Reduce Power and Test Application Time in BIST', Proc. IEEE International On-Line Testing Symposium (IOLTS), 2004, pp. 182-183
- C. Y. Tsui, J. Rajski, and M. Marek0Sadowska, 'Star Test: The Theory and Its Applications', IEEE Trans. On Computer-Aided Design of Integrated Circuit and System, Vol. 19(9), September 2000, pp. 1052-1064 https://doi.org/10.1109/43.863645
- Y. Zorian, 'A Distributed BIST Control Scheme for Complex VLSI Devices', Proc. VLSI Testing Symposium, 1993, pp. 4-9 https://doi.org/10.1109/VTEST.1993.313316