DOI QR코드

DOI QR Code

The jitter and phase noise caused by 1/f noise of MOSFET in 2.75 GHz CMOS ring oscillator

  • Park, Se-Hoon (Electronic Engineering. Andong National University)
  • 박세훈 (안동대학교 전자공학과)
  • Published : 2005.01.30

Abstract

It has been known that 1/f noise of MOSFET is generated by superposition of random telelgraph signals (RTS). In this study, jitters and phase noise caused by 1/f noise of MOSFET are analysed with RTS supplied to all of the nodes of the CMOS ring oscillator under investigation. Through the analysis of jitters and jitter ratios with varying values of the amplitude of RTS, it is found that the jitters and the jitter ratios are proportional to the amplitude of RTS. And the analysis of FFT of the output of the ring oscillator reveals that the jitters are closely related to the phase noise of the high order harmonics of the ring oscillator outputs.

Keywords

References

  1. M. J. Kirton, M. J. Uren, S. Collins, M. Schulz, A. Karmann, and K. Scheffer, 'Individual defects at the $Si:SiO_2$ interface', Semicond. Sri. Technol., vol. 4, pp. 1116, 1989
  2. K. S. Ralls, W. J. Skocpol, L. D. Jackel, R. E. Howard, L. A. Fetter, R. W. Epworth, and D. M. Tennant, 'Discrete Resistance Switching in Submi-crometer Silicon Inversion Layers: Individual Interface Traps and Low-Frequency (l/f) Noise', Phys. Rev. Lett., vol. 52, pp. 228, Jan. 1984
  3. M. J. Uren, D. J. Day, and M. J. Kirton, 'l/f and random telegraph noise in silicon metal-oxide-semiconductor field-effect transistors', Apply. Phys. Lett., vol. 47, pp. 1195, Dec. 1985
  4. L. DeVito, J. Newton, R. Croughwell, J. Bulzacchelli, and F. Benkley, 'A 52 and 155 MHz clock-recovery PLL', ISSCCDig. Tech. Papers, p. 142, Feb. 1991
  5. A. W. Buchwald, K. W. Martin, A. K. Oki, and K. W. Kobayashi, 'A 6 GHz integrated phase-locked loop using AlCaAs/Ga/As heterojunction bipolar transistors', IEEE J. Solid-State Circuits, vol. 27, pp. 1752, Dec. 1992
  6. B. Lai and R. C. Walker, 'A monolithic 622 Mb/s clock extraction data retiming circuits', ISSCC Dig. Tech. Papers, pp. 144, Feb. 1993
  7. W. D. Llewellyn, M. M. H. Wong, G. W. Tiets, and P. A. Tucci, 'A 33 Mbit/s data synchronizing phase-locked loop circuit', ISSCC Dig. Tech. Papers, pp. 12, Feb. 1988
  8. M. Negahban, R. Behrasi, G. Tsang, H. Abou-hossein, and G. Bouchays, 'A two-chip CMOS read channel for hard-disk drives', ISSCC Dig. Tech. Papers, pp. 216, Feb. 1993
  9. I. A. Young, J. K. Greason, J. E. Smith, and K. L. Wong, 'A PLL clock generator with 5-110 MHz lock range for microprocessors', ISSCC Dig. Tech. Papers, pp. 50, Feb. 1992
  10. M. Horowitz, A. Chen, J. Cobrunson, J. Gasbarro, T. Lee, W. Leung, W. Richardson, T. Thrush, and Y. Fujii, 'PLL design for a 500 Mb/s interface', ISSCC Dig. Tech. Papers, pp. 160, Feb. 1993
  11. F. Herezel and Behzad Razavi, 'A Study of Oscillator Jitter Due to Supply and Substrate Noise', IEEE Trans. Circuits and Systems, vol. 46, no. I, pp. 56, Jan. 1999