Effect of Shield Line on Noise Margin and Refresh Time of Planar DRAM Cell for Embedded Application

  • Received : 2003.11.25
  • Published : 2004.12.31

Abstract

In this paper we investigate the effect of a shield metal line inserted between adjacent bit lines on the refresh time and noise margin in a planar DRAM cell. The DRAM cell consists of an access transistor, which is biased to 2.5V during operation, and an NMOS capacitor having the capacitance of 10fF per unit cell and a cell size of $3.63{\mu}m^2$. We designed a 1Mb DRAM with an open bit-line structure. It appears that the refresh time is increased from 4.5 ms to 12 ms when the shield metal line is inserted. Also, it appears that no failure occurs when $V_{cc}$ is increased from 2.2 V to 3 V during a bump up test, while it fails at 2.8 V without a shield metal line. Raphael simulation reveals that the coupling noise between adjacent bit lines is reduced to 1/24 when a shield metal line is inserted, while total capacitance per bit line is increased only by 10%.

Keywords

References

  1. IEEE J. Solid-State Circuits v.36 A 7.1 GB/s Low-Power Rendering Engine in 2D Array Embedded Memory Logic CMOS for Portable Multimedia System Park, Y.H.;Han, S.H.;Lee, J.H.;Yoo, H.J.
  2. ETRI J. v.25 no.6 A Platform-Based SoC Design of a 32-Bit Smart Card Kim, W.
  3. ETRI J. v.25 no.5 Pipelined Macroblock Processing to Reduce Internal Buffer Size of Motion Estimation in Multimedia SoCs Lee, S.
  4. J. Electrochem. Soc. v.151 A Process Technology for $0.16{\mu}m$ Embedded DRAM with Fast Logic Speed and Small DRAM Cell Suh, D.H.;Lee, J.H.
  5. Microelectronic Eng. v.71 Investigation of a Relationship between Refresh Time and Implantation Overlap in Capacitor Region of P-MOS DRAM Cell Kim, Y.J.;Lee, J.H.;Jeong, Y.C.;Cho, J.H.
  6. J. Electrochem. Soc. Characterization of 3 Dimensional Capacitor Prepared by Oxide Recess in Shallow Trench Isolation Suh, D.H.;Cho, J.H.;Jeong, Y.C.;Chi, S.Y.;Park, J.G.;Kim, Y.J.;Lee, J.H.
  7. IEEE J. Solid-State Circuits v.34 Multiple Twisted Dataline Techniques for Multigigabit DRAM’s Min, Dong-Sun;Langer, Dietrich W.;Senior Member;IEEE
  8. IEEE J. Solid-State Circuits v.24 Twisted Bit-Line Architecture for Multi-Megabit DRAMs Hidaka, H.;Fujishima, F.;Matsuda, Y.;Asakura, M.;Yoshihara, T.
  9. An Experimental 16-Mbit DRAM with Transposed Data Line Structure, ISSCC Dig. Tech. Papers Aoki, M.;Horiguchi, M.;Itoh, K.
  10. Method and Apparatus for Complete Hiding of the Refresh of a Semiconductor Memory Leung, W.;Hsu, F.C.
  11. An Embedded DRAM Module Using a Dual Sense Amplifier Architecture in a Logic Process, ISSCC Dig. Tech. Papers Hashimoto, M.;Abe, K.;Seshadri, A.