References
- V.Iyengar, K.Charabarty, and B.T.Murray, 'Built-in self testing of sequential circuits using precomputed test sets,' in Proc. IEEE VLSI Test Symp., pp. 418-423, May 1998 https://doi.org/10.1109/VTEST.1998.670900
- V.Iyengar, K.Charabarty, B.T.Murray, 'Deterministic built-in pattern generation for sequential circuits,' J.Electron. Tet. Theory Applicat., Vol. 15, pp. 97-115, Aug/Oct. 1999 https://doi.org/10.1023/A:1008384201996
- A.Jas, J.Ghosh-Dastidar, and N.A. Touba, 'Scan vector compression/decompression using statistical coding,' in Proc. IEEE VLSI Test Symp., pp. 114-120, May 1999 https://doi.org/10.1109/VTEST.1999.766654
- I.Hamzaoglu and J.H.Patel, 'Test set compaction algorithms for combinational circuits,' in Proc. Int. Conf. Computer-Aided Design, pp. 283-289, Nov. 1998 https://doi.org/10.1145/288548.288615
- S.Kajihara, I.Pomeranz, K.Kinoshita, and S.M. Reddy, 'On compacting test sets by addition and removal of vectors,' in Proc. IEEE VLSI Test Symp., pp. 202-207, May 1994 https://doi.org/10.1109/VTEST.1994.292312
- A.Jas, N.A.Touba, 'Test vector decompression via cyclical scan chains and its application to tesing core-based design,' in Proc. Int. Test Conf., pp. 458-464, Nov. 1998 https://doi.org/10.1109/TEST.1998.743186
- S.W. Golomb, 'Run-Length encoding,' IEEE Transactions on Information Theory, Vol. IT-12, pp. 399-401, 1966 https://doi.org/10.1109/TIT.1966.1053907
- H.Kobayashi and L.R.Bahl, 'Image data compression by predictive coding, Part Ⅰ: Prediction Algorithm,' IBM Journal of Research & Development, Vol. 18, pp. 164, 1974 https://doi.org/10.1147/rd.182.0164
- A.Chandra and K.Chakrabarty, 'System-on-a-chip test data compression and decompression architectures based on Golomb codes,' IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, Vol. 20, No. 3, pp. 355-368, March 2001 https://doi.org/10.1109/43.913754
- A. Chandra and K. Chakrabarty, 'Frequency-directed run-length (FDR) codes with application to system-on-a-chip test data compression,' Proc. IEEE VLSI Test Symposium, pp. 42-47, 2001 https://doi.org/10.1109/VTS.2001.923416
- H.J. Wunderlich and Y.Zorian, 'Built-In Self Test(BIST): Synthesis of self-testable systems,' Kluwer Academic Publishers, 1997
- Y.Zorian, 'A distributed BIST control scheme for complex VLSI devices,' IEEE VLSI Test Symp., pp. 4-9, 1993 https://doi.org/10.1109/VTEST.1993.313316
- W.H. Debany, 'Quiescent scan design for testing digital logic circuits,' Dual-Use tech. & App., pp. 142-151, 1994
- R.M. Chou, K.K. Saluja and V.D. Agrawal, 'Scheduling tests for VLSI systems under power constraints,' IEEE Transactions on VLSI, pp. 175-184, 1997 https://doi.org/10.1109/92.585217
- S. Wang and S.K. Gupta, 'ATPG for heat dissipation minimization during test application,' IEEE Transactions on Computers, pp. 256-262, 1998 https://doi.org/10.1109/12.663775
- R. Sankaralingam, R.R. Oruganti and N.A. Touba, 'Static compaction techniques to control scan vector power dissipation,' Proc. VTS, pp. 35-40, 2000 https://doi.org/10.1109/VTEST.2000.843824
- A. Chandra and K. Chakrabarty, 'Combining low-power scan testing and test data compression for system-on-a-chip,' Proc. IEEE/ACM Design Automation Conference (DAC), pp. 166-169, June 2001 https://doi.org/10.1145/378239.378396
- M.Sugihara, H.Date and H.Yasuura, A novel test methodology for core-based system LSIs and a testing time minimiation problem, Proc. ITC, pp. 465-472, 1998 https://doi.org/10.1109/TEST.1998.743187