참고문헌
- C.S. Wallace, A suggestion for fast multiplication technique, IEEE Transaction on Electronic Computer, Vol. EC-13, pp. 14-17, Feb. 1964 https://doi.org/10.1109/PGEC.1964.263829
- I.E.Sutherland, Micropipelines, Communications of ACM, Vol. 32, No. 6, pp. 720-738, Jan. 1989 https://doi.org/10.1145/63526.63532
- The standard Performance Evaluation Corporation. SPEC CPU95 Benchmarks. SPEC Newsletter, September 1995
- D. Burger, T.M Austin, and S. Bennett, Evaluating future microprocessors : The sim-plescalar tool set, Tech. Rep. CS-TR-96-1308, University of Wisconsin-Madison, July, 1996
- Introduction to Shade, Sun Microsystem Laboratories, Inc. TR 415-960-1300, Revision A of l/Apr/92
- 김영수, 차영호, 조경연, 최혁환, Leading 0/1 검출 기능을 부가한 곱셈기, IEEK Summer Conference 2000 컴퓨터그룹, pp. 85-88, June 2000
- S. E. McQuillan, J. V. McCanny, A, VLSI architecture for multiplication, division and square root, International Conference on Acoustics, Speech, and Signal Processing, pp. 1205-1208, 1991 https://doi.org/10.1109/ICASSP.1991.150600
- A. D. Booth. A signed binary multiplication technique, Quarterly J. Mechanics, Appl. Math, Vol. 4, Part 2, pp. 236-240, 1951 https://doi.org/10.1093/qjmam/4.2.236
- K. Muhammad, D. Somasekhar and K. Roy, Switching characteristics of generalized array multiplier architecture and their application to low power design, International Conference on Computer Design (ICCD), 1999 https://doi.org/10.1109/ICCD.1999.808430
- David Kearney and Neil W. Bergmann, Bundled Data Asynchronous Multiplier with Data Dependent Computation times, Third International Symposium on Advanced Research in Asynchronous Circuits and Systems, pp. 186-197, April 1997
- Israel Koren, Computer Arithmetic Algorithm, Prentice Hall International, 1993
- Pascal C.H. Meier, Rob A Rutenbar, L.Richard Carley, Inverse Polarity Techniques for Hgh-Speed/Low-Power Multipliers, International Symposium on Low Power Electronics and Design, pp. 264-266, August 1999