A Novel Process for Fabricating High Density Trench MOSFETs for DC-DC Converters

  • Received : 2002.01.11
  • Published : 2002.10.31

Abstract

We propose a new process technique for fabricating very high-density trench MOSFETs using 3 mask layers with oxide spacers and a self-aligned technique. This technique reduces the device size in trench width, source, and p-body region with a resulting increase in cell density and current driving capability as well as cost-effective production capability. We were able to obtain a higher breakdown voltage with uniform oxide grown along the trench surface. The channel density of the trench DMOSFET with a cell pitch of 2.3-2.4 ${\mu}m$ was 100 Mcell/$in^2$ and a specific on-resistance of 0.41 $m{\Omega}{\cdot}cm^2$ was obtained under a blocking voltage of 43 V.

Keywords

References

  1. IEEE Trans. on Electron Devices v.38 no.7 An Overview of Smart Power Technology Baliga, B.J.
  2. IEEE Trans. on Electron Devices v.44 no.7 The Behavior of Very High Current Density Power MOSFETs Evans, L.;Amaratunga, G.
  3. IEEE Trans. on Electron Devices v.37 no.3 Optimization of RESURF LDMOS Transistors: An Analytical Approach Parpia, Z.;Salama, C.A.
  4. ETRI J. v.24 no.4 Breakdown Voltage Improvement of p-LDMOSFET with an Uneven Racetrack Source for PDP Driver IC Applications Roh, Tae-Moon;Lee, Dae-Woo;Yang, Yil-Suk;Koo, Jin-Gun;Kim, Jong-Dae
  5. ETRI J. v.22 no.1 A Single-Chip Video/Audio Codec for Low Bit Rate Application Park, S.M.(et al.)
  6. Proc. of ISPSD98 A Novel Trench Formation and Planarization Technique Using Positive Etching and CMP for Smart Power ICs Kim, S.;Kim, J.;Lee, J.;Koo, J.;Nam, K.
  7. Proc. of ISPSD 2000 High Density, Sub 10mohm Rdson 100Volt N-channel FETs for Automotive Applications Sobhani, S.;Kinzer,D.;Ma, L.;Asselanis, D.
  8. Proc. of ISPSD 2000 A 0.35um Trench Gate MOSFET with an Ultra Low on State Resistance and a High Destruction Immunity During the Inductive Switching Narazaki, A.;Narazaki, A.;Maruyama, J.;Kayumi, T.;Hamachi, H.;Moritani, J.;Hine, S.
  9. IEDM 1997 A 1 million-cell 2.0-mohm 30-V Trenchfet Utilizing 32 Mcell/in$^2$ Density with Distributed Voltage Clamping Williams, R.K.;Grabowski, W.;Darwish, M.;Chang, M.;Yilmaz, H.;Owyang, K.
  10. ETRI J. v.24 no.3 Characteristics of Via Etching in $CHF_3/CF_4$ Magnetically Enhanced Reactive Ion Etching Using Neutral Networks Kwon, Sung-Ku(et al.)
  11. IEEE Trans. on Electron Devices v.39 no.6 Optimized Trench MOSFET Technologies for Power Devices Shenai, K.
  12. ISPSD’2000 High-Density Low On-Resistance Trench DMOSFETs Employing Oxide Spacers and Self-Align Technique for DC/DC Converter Applications Kim, Jong-Dae;Kim, Sang-Gi;Roh, Tae-Moon;Koo, Jin-Gun;Nam, Kee-Soo;Cho, Kyoung-Ik;Ma, Dong-Sung
  13. Jpn. J. Appl. Phys. v.34 CONCAVE-DMOSFET: A New Super-Low On-Resistance Power MOSFET Norihito Tokura(et al.)
  14. DIOS AND DESSIS User's Manual, Vol.5
  15. ISPSD ’98 A 20-V P-channel with 650 ${\mu}{\Omega}{\cdot}cm^2$ at Vgas=2.7 V: Overcoming FPI Breakdown in High-Channel Conductance Low Vt Trenchfets Wiiliams, R.K.(et al.)