한국전기전자재료학회논문지 (Journal of the Korean Institute of Electrical and Electronic Material Engineers)
- 제13권11호
- /
- Pages.914-920
- /
- 2000
- /
- 1226-7945(pISSN)
- /
- 2288-3258(eISSN)
플래시메모리를 위한 Scaled SONOSFET NVSM의 프로그래밍 조건과 특성에 관한 연구
A Study on the Characteristics and Programming Conditions of the Scaled SONOSFET NVSM for Flash Memory
초록
When the charge-trap type SONOS(polysilicon-oxide-nitride-oxide-semiconductor) cells are used to flash memory, the tunneling program/erase condition to minimize the generation of interface traps was investigated. SONOSFET NVSM(Nonvolatile Semiconductor Memory) cells were fabricated using 0.35 ㎛ standard memory cell embedded logic process including the ONO cell process, based on retrograde twin-well, single-poly, single metal CMOS(Complementary Metal Oxide Semiconductor) process. The thickness of ONO triple-dielectric for the memory cell is tunnel oxide of 24