Scheduling Simulator for Semiconductor Fabrication Line

반도체 FAB의 스케줄링 시뮬레이터 개발

  • 이영훈 (연세대학교 기계전자공학부) ;
  • 조한민 (연세대학교 기계전자공학부) ;
  • 박종관 (연세대학교 기계전자공학부) ;
  • 이병기 (연세대학교 기계전자공학부)
  • Published : 1999.09.30

Abstract

Modeling and system development for the fabrication process in the semiconductor manufacturing is presented in this paper. Maximization of wafer production can be achieved by the wafer flow balance under high utilization of bottleneck machines. Relatively simpler model is developed for the fabrication line by considering main characteristics of logistics. Simulation system is developed to evaluate the line performance such as balance rate, utilization, WIP amount and wafer production. Scheduling rules and input rules are suggested, and tested on the simulation system. We have shown that there exists good combination of scheduling and input rules.

Keywords

Acknowledgement

Supported by : 연세대학교