CMOS 디지털 게이트의 최대소모전력 예측 매크로 모델

Macro-model for Estimation of Maximum Power Dissipation of CMOS Digital Gates

  • 발행 : 1999.10.01

초록

As the integration ratio and operation speed increase, it has become an important problem to estimate the dissipated power during the design procedure as a method to reduce the TTM(time to market). This paper proposed a prediction model to estimate the maximum dissipated power of a CMOS logic gate. This model uses a calculational method. It was formed by including the characteristics of MOSFETs of which a CMOS gate consists, the operational characteristics of the gate, and the characteristics of the input signals. As the modeling process, a maximum power estimation model for CMOS inverter was formed first, and then a conversion model to convert a multiple input CMOS gate into a corresponding CMOS inverter was proposed. Finally, the power model for inverter was applied to the converted result so that the model could be applied to a general CMOS gate. For experiment, several CMOS gates were designed in layout level by $0.6{\mu}m$ layout design rule. The result by comparing the calculated results with those from HSPICE simulations for the gates showed that the gate conversion model has within 5% of the relative error rate to the SPICE and the maximum power estimation model has within 10% of the relative error rate. Thus, the proposed models have sufficient accuracies. Also in calculation time, the proposed models was more than 30 times faster than SPICE simulation. Consequently, it can be said that the proposed model could be used efficiently to estimate the maximum dissipated power of a CMOS logic gate during the design procedure.

키워드

참고문헌

  1. Theory of MOS Digital Circuit and Failures Masakasu Shoji
  2. Circuit Design for CMOS VLSI John P. Uyemura
  3. Low-Power Digital VLSI Design, Circuits and Systems Abdellatif Bellaouar;M. I. Elmasry
  4. Principles of CMOS VLSI Design Neil H. E. Waste;Kamram Eshraghian
  5. IEEE J. Solid-State Circuits v.SC-19 no.4 Short-Circuit Power Dissipation of Static CMOS Circuit and its Impact on th Buffer Circuit H. J. Veendrick
  6. IEEE Trans. on Circuit and Systems v.41 no.11 Short-Circuit Power Dissipation Estimation for CMOS Logic Gates S. Vemurn;N. Scheinberg
  7. IEEE ISCAS Estimation of Short-Circuit Power Dissipation and its Influence on Propagation Delay for Static CMOS Gates A. Hirata;H. Onodera;K. Tamaru
  8. IEEE ICCAD Logic Level Power Esimation Considering Spatiotemporal Correlations R. Marculescu;D. Marculescu;M. Pedram
  9. IEEE DA Conf. Estimation of Average Switching Activities in Combinational and Sequential Circuits A Ghosh(et al.)
  10. IEEE Trans. VLSI Systems Power Estimation for Sequential Logic Circuits Chi-Ying Tsui(et al.)
  11. IEEE ICCAD A Monte Carlo Approach to Power Estimation R. Burch;F. N. Najm;T. N. Trick
  12. IEEE ICCAD Efficient Estimation of Dynamic Power Dissipation under a Real Delay Model Chi-Ying Tsui;J. M. Pedram;A. Despain
  13. IEEE Trans. on CAD v.17 no.11 A Novel Macromodel for Power Estimation in CMOS Structures S. Turgis;D. Auvergne
  14. DAC'98 A Power Macromodelling Technique Based on Power Sensitivity Zhanping Chen;Kaushik Roy
  15. IEEE ICCAD Estimation of Power Sensitivity in Sequential Circuits with Power Macromodelling Application Zhanping Chen;Kaushik Roy;Edwin K. P. Chong
  16. IEEE Trans. on VLSI Systems v.6 no.4 Robust RTL Power Macromodels Alessandro Bogliolo;Luca Benini
  17. IEEE Trans. on VLSI Systems v.6 no.4 Cycle-Accurate Macr-Models for RT-Level Power Analysis Qing Wu(et al.)
  18. IEEE J. Solid-State Circuits v.25 no.4 Alpha-power Law MOSFET Model and its Application to CMOS Inverter Delay and Other Formula T. Sakurai;R. Newton
  19. IEEE Trans. on CAD v.CAD-61 no.3 CMOS Circuit Speed and Buffer Optimazation N. Hedenstierna;K. Jeppson