Design of A CMOS Analog Multiplier using Gilbert Cell

  • Lee, Geun-Ho (Faculty of Electronic & Information Engineering, Chonbuk National University) ;
  • Park, Hyun-Seung (Faculty of Electronic & Information Engineering, Chonbuk National University) ;
  • Yu, Young-Gyu (Faculty of Electronic & Information Engineering, Chonbuk National University) ;
  • Kim, Tae-Pyung (Faculty of Electronic & Information Engineering, Chonbuk National University) ;
  • Kim, Jae-Young (Faculty of Electronic & Information Engineering, Chonbuk National University) ;
  • Kim, Dong-Yong (Faculty of Electronic & Information Engineering, Chonbuk National University)
  • 발행 : 1999.09.01

초록

The CMOS four-quadrant analog multiplier for low-voltage low-power applications are presented in this thesis. The circuit approach is based on the characteristic of the LV (Low-Voltage) composite transistor which is one of the useful analog building block. SPICE simulations are carried out to examine the performances of the designed multiplier. Simulation results are obtained by 0.6㎛ CMOS parameters with 2V power supply. The basic configuration of the multiplier is the CMOS Gilbert cell with two LV composite transistors. The linear input range of the multiplier is over ±0.4V with a linearity error of less than 1.3%. The measured -3dB bandwidth is 288MHz and the power dissipation is 255 ㎼.

키워드