Partial Scan Design based on Levelized Combinational Structure

  • Park, Sung-Ju (Department of Computer Science & Engineering, Hanyang University)
  • Published : 1997.06.01

Abstract

To overcome the large hardware overhead attendant in the full scan design, the concept of partial scan design has emerged with the virtue of less area and testability close to full scan. Combinational Structure has been developed to avoid the use of sequential test generator. But the patterns sifted on scan register have to be held for sequential depth period upon the aid of the dedicated HOLD circuit. In this paper, a new levelized structure is introduced aiming to exclude the need of extra HOLD circuit. The time to stimulate each scan latch is uniquely determined on this structure, hence each test pattern can e applied by scan shifting and then pulsing a system clock like the full scan but with much les scan flip-flops. Experimental results show that some sequential circuits are levelized by just scanning self-loop flip-flops.

Keywords

References

  1. Proceedings, IEEE Int'l Test Conf. The Best Flip-Flops to Scan M.Abramovici;J.J.Kulikowski;R.K.Roy
  2. Proceeding, IEEE International Symposium on Circuits and Systems Combinational Profiles of Sequential Benchmark Circuits F.Brglez;D.Bryan;K.Kozminski
  3. Technical Report TR93-06 Dynamic Scan Testing: Investigation A new Paradigm C.Gloster Jr.
  4. Proceeding, DAC An Exact Algorithm for Selecting Partial Scan Flip Flops S.T.Chakradhar;A.Balakrishnam;V.D.Agrawal
  5. Proceedings, Symposium on Fault-Tolerant Computing An Economical Scan Design for Sequential Logic Test Generation K.T.Cheng;V.D.Agrawal
  6. Proceedings, IEEE Int'l Test Conf. An Optimization Based Appoach to the Partial Scan Design problem V.Chickermane;J.H.Patel
  7. Digest of Papers of the 9th Int'l Symposium on Fault-Tolerant Computing BALLAST: A Methodology for partial Scan Design R.Gupta;M.A.Breuer
  8. Journal of Electronic Testing: Theory and Applications An Analytical Approach to the Partial Scan Problem A.Kunzmann;H.J.Wunderlich
  9. Proceedings, ICCAD On Determining Scan Flip-Flops in Partial Scan Designs D.H.Lee;S.M.Reddy
  10. Proceedings, IEEE Int'l Test Conf. A Graph Theoretic Partial Scan Design By K-Cycle Elimination S.J.Park;S.B.Akers
  11. Proceeding, DAC Partial Scan Design Based on Circuit State Information D.Xiang;S.Venkataraman;W.K.Fuchs