전자공학회논문지A (Journal of the Korean Institute of Telematics and Electronics A)
- 제33A권7호
- /
- Pages.269-277
- /
- 1996
- /
- 1016-135X(pISSN)
FPGA를 이용한 POCSAG 복호기의 설계
The design of the POCSAG decoder using FPGA
- Lim, Jae-Young (Pantech Co., Ltd.) ;
- Kim, Geon (Pantech Co., Ltd.) ;
- Kim, Young-Jin (Pantech Co., Ltd.) ;
- Kim, Ho-Young (Pantech Co., Ltd.) ;
- Cho, Joong-hwee (Dept. of Electronics Eng., University of Inchon)
- 발행 : 1996.07.01
초록
This paper has been presented a design of a POCSAG decoder in RT-level VHDL and implemented in a FPGA chip, and tested. In a single clock of 76.8KHz, the decoder receives all the data of the rate of 512/1200/2400bps and has maximum 2-own frames for service enhancement. To improve decoder performance, the decoder uses a preamble detection cosidering 9% frequency tolerance, a SCW detction and a ICW detection at each 4 bit. The decoder also corrects a address data and a message data up to 2 bits and proposes the PF (preamble frequency) error for saving battery. The decoder increases a battery life owing to turn off RF circuits when the preamble signal is detected with nises. The chip has been designed in RT-level VHdL, synthesized into logic gates using power view
키워드