Performance Evaluation of a Cell Reassembly Mechanism with Individual Buffering in an ATM Switching System

  • Published : 1995.04.20

Abstract

We present a performance evaluation model of cell reassembly mechanism in an ATM switching system. An ATM switching system may be designed so that communications between processors of its control part can be performed via its switching network rather than a separate inter-processor communications network. In such a system, there should be interface to convert inter-processor communication traffic from message format to cell format and vice versa, that is, mechanisms to perform the segmentation and reassembly sublayer. In this paper, we employ a continuous-time Markov chain for the performance evaluation model of cell reassembly mechanism with individual buffering, judicially defining the states of the mechanism. Performance measures such as message loss probability and average reassembly delay are obtained in closed forms. Some numerical illustrations are given for the performance analysis and dimensioning of the cell reassembly mechanism.

Keywords

References

  1. IEEE Trans. Commun. v.COM-32 The behavior of a finite queue with batch Poisson inputs resulting from message packetization and a single server Chang, J.;Chang, R.F.
  2. IEEE Trans. Commun. v.COM-30 Analysis of finite storage system with batch input arising out of message packetization Manfield, D.R.;Tran-Gia, P.
  3. IEEE J. Select. Areas Commun. v.11 no.2 ATM receiver implementation issues Moors, T.;Cantoni, A.
  4. Proc. IEEE INFOCOM Buffer sizing at a host in an ATM network Smith, D.E;Chao, H.J.
  5. Proc. ITC v.14 Modeling of segmentation and reassembly processes in communication networks Heijenk, G.J.;Zarki, M.E.;Niemegeers, I.G.
  6. Fundamentals of Queueing Theory Gross, D.;Harris, C.M.
  7. Queueing Systems, Vol.1.: Theory Kleinrock, L.
  8. Asynchronous Transfer Mode Networks: Performance Issues Onvural, R.O.