대한전기학회논문지 (The Transactions of the Korean Institute of Electrical Engineers)
- 제41권3호
- /
- Pages.267-273
- /
- 1992
- /
- 0254-4172(pISSN)
저전압 VDMOS의 ON-저항 모델
An Advanced Model of on-Resistance for Low Voltage VDMOS Devices
초록
An advanced on-resistance model of VDMOS devices in the low voltage regimes is proposed and verified by 2-D device simulations. The model considers the lateral gaussian doping profiles in the channel region and exact current spreading angles in the epitaxial layer for both linear and cellular geometries by employing the conformal mapping, It is found out that the on-resistance of low voltage VDMOS may be overestimated considerably if it is analyzed by the conventional method. The 2-D device simulation results show that the proposed model is valid for the VDMOS devices in the low voltage regimes.
키워드