A Study on the 80V BICMOS Device Fabrication Technology

80V BICMOS 소자의 공정개발에 관한 연구

  • 박치선 (아주대학교 전자공학과) ;
  • 차승익 (아주대학교 전자공학과) ;
  • 최연익 (아주대학교 전자공학과) ;
  • 정원영 (금성일렉트론연구소) ;
  • 박용 (금성일렉트론연구소)
  • Published : 1991.10.01

Abstract

In this paper, a BICMOS technology that has CMOS devices for digital application and bipolar devices for high voltage (80V) analog applications is presented. Basic concept to design BICMOS device is simple process technology without making too many performance trade-offs. The base line process is poly gate p-well CMOS process and three additional masking steps are added to improve bipolar characteristics. The key ingredients of bipolar integration are n+ buried layer process, up/down isolation process and p-well base process. The bipolar base region is formed simultaneously with the region of CMOS p-well area to reduce mask and heat cycle steps. As a result, hFE value of NPN bipolar transistor is 100-150(Ic=1mA). Collector resistance value is 138 ohm in case of bent type collector structure. Breakdown voltage of BVebo, BVcbo and BVceo are 21V, 115V and78V respectively. Threshold voltage is ${\pm}$1.0V for NMOS and PMOS transistor. Breakdown voltage of NMOS and PMOS transistor is obtained 22V and 19V respectively. 41 stage CMOS ring oscillator has 0.8ns delay time.

Keywords