전기의세계
- Volume 30 Issue 10
- /
- Pages.645-654
- /
- 1981
- /
- 1598-4613(pISSN)
A study on the analysis of a vertical V-groove junction field effect transistor with finite element method
유한요소법에 의한 V구JFET의 해석에 관한 연구
Abstract
A technique has been proposed for fabricating a submicron channel vertical V-groove JFET using standard photolithography. A finite element numerical simulation of the V-groove JFET operation was performed using a FORTRAN progrma run on a Cyber-174 computer. The numerical simulation predicts pentode like common source output characteristics for the p
Keywords