Proceedings of the KIEE Conference (대한전기학회:학술대회논문집)
- 2006.10c
- /
- Pages.606-608
- /
- 2006
A Design of 8bit 10MS/s Low Power Pipelined ADC
저전력 8비트 10MS/s 파이프라인 ADC 설계
Abstract
This paper describes a 8bit 10MS/s low power pipelined analog-to-digital converter(ADC). To reduce power consumption in proposed ADC, a high gain op-amp that consumes large power in MDAC(multiplying DAC) of conventional pipelined ADC is replaced with simple comparator and current sources. Moreover, differential charge transfer amplifier technique with latch in the sub-ADC reduces the power consumption to less than half compared with the conventional sub-ADC which use high speed comparator. The proposed ADC shows the power consumption of 1.8mW at supply voltage of 1.8V. This proposed ADC is suitable to apply to the portable display device. The circuit was implemented with 0.18um CMOS technology and the core size of circuit is 2.5mm