대한전자공학회:학술대회논문집 (Proceedings of the IEEK Conference)
- 대한전자공학회 2002년도 ITC-CSCC -1
- /
- Pages.349-352
- /
- 2002
A 1bit Carry Propagate Free Adder/Subtracter VLSI Using Adiabatic Dynamic CMOS Logic Circuit Technology
- Takahashi, Yasuhiro (Faculty of Engineering, Yamagato University) ;
- Yokoyama, Michio (Faculty of Engineering, Yamagato University) ;
- Shouno, Kazuhiro (Faculty of Engineering, Yamagato University) ;
- Mizumuma, Mitsuru (Faculty of Engineering, Yamagato University) ;
- Takahashi, Kazukiyo (Faculty of Engineering, Yamagato University)
- 발행 : 2002.07.01
초록
This paper describes a design of a 1bit Carry Propagate Free Adder/Subtracter (CPFA/S) VLSI using the Adiabatic Dynamic CMOS Logic (ADCL) circuit technology. Using a PSPICE simulator, energy dissipation of the ADCL 1bit CPFA/S is compared with that of the CMOS 1bit CPFA/S. As a result, energy dissipation of the proposed ADCL circuits is about 1/23 as low as that of the CMOS circuits. The transistors count, propagation-delay tittle and energy dissipation of the ADCL 4bit CPFA/S are compared with those of the ADCL 4bit Carry Propagate Adder/Subtracter (CPA/S). The transistors count and propagation-delay tittle are found to be reduced by 7.02% and 57.1%, respectively. Also, energy dissipation is found to be reduced by 78.4%. Circuit operation and performance are evaluated using a chain of the ADCL 1bit CPFA/S fabricated in a
키워드