A Design of 12-bit 100 MS/s Sample and Hold Amplifier

12비트 100 MS/s로 동작하는 S/H(샘플 앤 홀드)증폭기 설계

  • 허예선 (서경대학교 컴퓨터공학과) ;
  • 임신일 (서경대학교 컴퓨터공학과)
  • Published : 2002.06.01

Abstract

This paper discusses the design of a sample-and -hold amplifier(SHA) that has a 12-bit resolution with a 100 MS/s speed. The sample-and-hold amplifier uses the open-loop architecture with hold-mode feedthrough cancellation for high accuracy and high sampling speed. The designed SHA is composed of input buffer, sampling switch, and output buffer with additional amplifier for offset cancellation Hard Ware. The input buffer is implemented with folded-cascode type operational transconductance Amplifier(OTA), and sampling switch is implemented with switched source follower(SSF). A spurious free dynamic range (SFDR) of this circuit is 72.6 dB al 100 MS/s. Input signal dynamic range is 1 Vpp differential. Power consumption is 65 ㎽.

Keywords