Digital Correlator Design for GPS/GLONASS Receiver

GPS/GLONASS 수신기용 디지털 상관기 설계

  • Published : 2000.10.01

Abstract

This paper designs a digital correlator for the integrated GPS/GLONASS receiver consisting of DCO, carrier cycle counter, code generator, code phase counter, mixer, epoch counter, accumulator. It is designed using Verilog-HDL(Verilog-Hardware Description Language) and synthesized using EDA(Electronic Design Automation) tools. The performance of the designed digital correlator is verified by the functional simulation and real satellite tracking experiments.

Keywords