Proceedings of the IEEK Conference (대한전자공학회:학술대회논문집)
- 2000.07b
- /
- Pages.949-952
- /
- 2000
A 3.3V 10BIT CURRENT-MODE FOLDING AND INTERPOLATING CMOS AJ D CONVERTER USING AN ARITHMETIC FUNCTIONALITY
- Chung, Jin-Won (Dept. of Electronic Engineering, Inha University) ;
- Park, Sung-Yong (Dept. of Electronic Engineering, Inha University) ;
- Lee, Mi-Hee (Dept. of Electronic Engineering, Inha University) ;
- Yoon, Kwang-Sub (Dept. of Electronic Engineering, Inha University)
- Published : 2000.07.01
Abstract
A low power 10bit current-mode folding and interpolating CMOS analog to digital converter (ADC) with arithmetic folding blocks is presented in this paper. A current-mode two-level folding amplifier with a high folding rate (FR) is designed not only to prevent ADC from increasing a FR excessively, but also to perform a high resolution at a single power supply of 3.3V The proposed ADC is implemented by a 0.6
Keywords