Proceedings of the IEEK Conference (대한전자공학회:학술대회논문집)
- 1999.06a
- /
- Pages.821-824
- /
- 1999
Efficient ROM Size Reduction for Distributed Arithmetic
벡터 내적을 위한 효율적인 ROM 면적 감소 방법
Abstract
In distributed arithmetic-based architecture for an inner product between two length-N vectors, the size of the ROM increases exponentially with N. Moreover, the ROMs are generally the bottleneck of speed, especially when their sire is large. In this paper, a ROM size reduction technique for DA (Distributed Arithmetic) is proposed. The proposed method is based on modified OBC (Offset Binary Coding) and control circuit reduction technique. By simulations, it is shown that the use of the proposed technique can result in reduction in the number of gates up to 50%.
Keywords