A Study on the Design of the Voltage Down Converter for Low Power, High Speed DRAM

DRAM의 저전력, 고속화에 따른 VDC 설계에 관한 연구

  • 주종두 (한양대학교 미세구조 반도체공학과) ;
  • 곽승욱 (한양대학교 전자공학 한국 원자력 엔지니어링 첨단반도체 연구소)
  • Published : 1998.10.01

Abstract

This paper presents a new voltage down converter(VDC) for low power, high speed DRAM. This VDC Consists of RVG(Reference Voltage Generator) and Driver Circuit. And it is independent of temperature variation, and Supply Voltage. Using weak inversion region, this RVG dissipates low power. Internal Voltage Source of this VDC is stable in spite of high speed operation of memory array. This circuit is designed with a $0.65\mu\textrm{m}$ nwell CMOS technology. In HSPICE simulation results, Temperature dependency of this RVG is $20\muV/^{\circ}C,$ supply voltage dependency is $\pm0.17%,$ $VCC=3.3V\pm0.3V,$ and current dissipation is $5.22\muA.$ Internal voltage source bouncing of this VDC is smaller than conventional VDC.

Keywords