Parallel Processing Implementation of Discrete Hartley Transform using Systolic Array Processor Architecture

Systolic Array Processor Architecture를 이용한 Discrete Hartley Transform 의 병렬 처리 실행

  • Kang, J.K. (Dept. of Electronics Engineering Chung-Ang University) ;
  • Joo, C.H. (Dept. of Electronics Engineering Chung-Ang University) ;
  • Choi, J.S. (Dept. of Electronics Engineering Chung-Ang University)
  • 강재권 (중앙대학교 대학원 전자공학과) ;
  • 주창희 (중앙대학교 대학원 전자공학과) ;
  • 최종수 (중앙대학교 대학원 전자공학과)
  • Published : 1988.07.01

Abstract

With the development of VLSI technology, research on special processors for high-speed processing is on the increase and studies are focused on designing VLSI-oriented processors for signal processing. This paper processes a one-dimensional systolic array for Discrete Hartley Transform implementation and also processes processing element which is well described for algorithm. The discrete Hartley Transform(DHT) is a real-valued transform closely related to the DFT of a real-valued sequence can be exploited to reduce both the storage and the computation requried to produce the transform of real-valued sequence to a real-valued spectrum while preserving some of the useful properties of the DFT is something preferred. Finally, the architecture of one-dimensional 8-point systolic array, the detailed diagram of PE, total time units concept on implementation this arrays, and modularity are described.

Keywords