• Title/Summary/Keyword: SiC Semiconductor

Search Result 653, Processing Time 0.032 seconds

Effects of the buffer layer annealing and post annealing temperature on the structural and optical properties of ZnO nanorods grown by a hydrothermal synthesis

  • Sin, Chang-Mi;Ryu, Hyeok-Hyeon;Lee, Jae-Yeop;Heo, Ju-Hoe;Park, Ju-Hyeon;Lee, Tae-Min;Choe, Sin-Ho;Fei, Han Qi
    • Proceedings of the Materials Research Society of Korea Conference
    • /
    • 2009.05a
    • /
    • pp.24.1-24.1
    • /
    • 2009
  • The zinc oxide (ZnO) material as the II-VI compound semiconductor is useful in various fields of device applications such as light-emitting diodes (LEDs), solar cells and gas sensors due to its wide direct band gap of 3.37eV and high exciton binding energy of 60meV at room temperature. In this study, the ZnO nanorods were deposited onto homogenous buffer layer/Si(100) substrates by a hydrothermal synthesis. The Effects of the buffer layer annealing and post annealing temperature on the structural and optical properties of ZnO nanorods grown by a hydrothermal synthesis were investigated. For the buffer layer annealing case, the annealed buffer layer surface became rougher with increasing of annealing temperature up to $750^{\circ}C$, while it was smoothed with more increasing of annealing temperature due to the evaporation of buffer layer. It was found that the roughest surface of buffer layer improved the structural and optical properties of ZnO nanorods. For the post annealing case, the hydrothermally grown ZnO nanorods were annealed with various temperatures ranging from 450 to $900^{\circ}C$. Similarly in the buffer layer annealing case, the post annealing enhanced the properties of ZnO nanorods with increasing of annealing temperature up to $750^{\circ}C$. However, it was degraded with further increasing of annealing temperature due to the violent movement of atoms and evaporation. Finally, the buffer layer annealing and post annealing treatment could efficiently improve the properties of hydrothermally grown ZnO nanorods. The morphology and structural properties of ZnO nanorods grown by the hydrothermal synthesis were measured by atomic force microscopy (AFM), field emission scanning electron microscopy (SEM), and x-ray diffraction (XRD). The optical properties were also analyzed by photoluminescence (PL) measurement.

  • PDF

Microtube Light-Emitting Diode Arrays with Metal Cores

  • Tchoe, Youngbin;Lee, Chul-Ho;Park, Junbeom;Baek, Hyeonjun;Chung, Kunook;Jo, Janghyun;Kim, Miyoung;Yi, Gyu-Chul
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2016.02a
    • /
    • pp.287.1-287.1
    • /
    • 2016
  • Three-dimensional (3-D) semiconductor nanoarchitectures, including nano- and micro- rods, pyramids, and disks, are emerging as one of the most promising elements for future optoelectronic devices. Since these 3-D semiconductor nanoarchitectures have many interesting unconventional properties, including the use of large light-emitting surface area and semipolar/nonpolar nano- or micro-facets, numerous studies reported on novel device applications of these 3-D nanoarchitectures. In particular, 3-D nanoarchitecture devices can have noticeably different current spreading characteristics compared with conventional thin film devices, due to their elaborate 3-D geometry. Utilizing this feature in a highly controlled manner, color-tunable light-emitting diodes (LEDs) were demonstrated by controlling the spatial distribution of current density over the multifaceted GaN LEDs. Meanwhile, for the fabrication of high brightness, single color emitting LEDs or laser diodes, uniform and high density of electrical current must be injected into the entire active layers of the nanoarchitecture devices. Here, we report on a new device structure to inject uniform and high density of electrical current through the 3-D semiconductor nanoarchitecture LEDs using metal core inside microtube LEDs. In this work, we report the fabrications and characteristics of metal-cored coaxial $GaN/In_xGa_{1-x}N$ microtube LEDs. For the fabrication of metal-cored microtube LEDs, $GaN/In_xGa_{1-x}N/ZnO$ coaxial microtube LED arrays grown on an n-GaN/c-Al2O3 substrate were lifted-off from the substrate by wet chemical etching of sacrificial ZnO microtubes and $SiO_2$ layer. The chemically lifted-off layer of LEDs were then stamped upside down on another supporting substrates. Subsequently, Ti/Au and indium tin oxide were deposited on the inner shells of microtubes, forming n-type electrodes of the metal-cored LEDs. The device characteristics were investigated measuring electroluminescence and current-voltage characteristic curves and analyzed by computational modeling of current spreading characteristics.

  • PDF

Copper Interconnection and Flip Chip Packaging Laboratory Activity for Microelectronics Manufacturing Engineers

  • Moon, Dae-Ho;Ha, Tae-Min;Kim, Boom-Soo;Han, Seung-Soo;Hong, Sang-Jeen
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2012.02a
    • /
    • pp.431-432
    • /
    • 2012
  • In the era of 20 nm scaled semiconductor volume manufacturing, Microelectronics Manufacturing Engineering Education is presented in this paper. The purpose of microelectronic engineering education is to educate engineers to work in the semiconductor industry; it is therefore should be considered even before than technology development. Three Microelectronics Manufacturing Engineering related courses are introduced, and how undergraduate students acquired hands-on experience on Microelectronics fabrication and manufacturing. Conventionally employed wire bonding was recognized as not only an additional parasitic source in high-frequency mobile applications due to the increased inductance caused from the wiring loop, but also a huddle for minimizing IC packaging footprint. To alleviate the concerns, chip bumping technologies such as flip chip bumping and pillar bumping have been suggested as promising chip assembly methods to provide high-density interconnects and lower signal propagation delay [1,2]. Aluminum as metal interconnecting material over the decades in integrated circuits (ICs) manufacturing has been rapidly replaced with copper in majority IC products. A single copper metal layer with various test patterns of lines and vias and $400{\mu}m$ by $400{\mu}m$ interconnected pads are formed. Mask M1 allows metal interconnection patterns on 4" wafers with AZ1512 positive tone photoresist, and Cu/TiN/Ti layers are wet etched in two steps. We employed WPR, a thick patternable negative photoresist, manufactured by JSR Corp., which is specifically developed as dielectric material for multi- chip packaging (MCP) and package-on-package (PoP). Spin-coating at 1,000 rpm, i-line UV exposure, and 1 hour curing at $110^{\circ}C$ allows about $25{\mu}m$ thick passivation layer before performing wafer level soldering. Conventional Si3N4 passivation between Cu and WPR layer using plasma CVD can be an optional. To practice the board level flip chip assembly, individual students draw their own fan-outs of 40 rectangle pads using Eagle CAD, a free PCB artwork EDA. Individuals then transfer the test circuitry on a blank CCFL board followed by Cu etching and solder mask processes. Negative dry film resist (DFR), Accimage$^{(R)}$, manufactured by Kolon Industries, Inc., was used for solder resist for ball grid array (BGA). We demonstrated how Microelectronics Manufacturing Engineering education has been performed by presenting brief intermediate by-product from undergraduate and graduate students. Microelectronics Manufacturing Engineering, once again, is to educating engineers to actively work in the area of semiconductor manufacturing. Through one semester senior level hands-on laboratory course, participating students will have clearer understanding on microelectronics manufacturing and realized the importance of manufacturing yield in practice.

  • PDF

Annealed effect on the Optical and Electrical characteristic of a-IGZO thin films transistor.

  • Kim, Jong-U;Choe, Won-Guk;Ju, Byeong-Gwon;Lee, Jeon-Guk
    • Proceedings of the Materials Research Society of Korea Conference
    • /
    • 2010.05a
    • /
    • pp.53.2-53.2
    • /
    • 2010
  • 지금까지 능동 구동 디스플레이의 TFT backplane에 사용하고 있는 채널 물질로는 수소화된 비정질 실리콘(a-Si:H)과 저온 폴리실리콘(low temperature poly-Si)이 대표적이다. 수소화된 비정질 실리콘은 TFT-LCD 제조에 주로 사용되는 물질로 제조 공정이 비교적 간단하고 안정적이며, 생산 비용이 낮고, 소자 간 특성이 균일하여 대면적 디스플레이 제조에 유리하다. 그러나 a-Si:H TFT의 이동도(mobility)가 1 cm2/Vs이하로 낮아 Full HD 이상의 대화면, 고해상도, 고속 동작을 요구하는 UD(ultra definition)급 디스플레이를 개발하는데 있어 한계 상황에 다다르고 있다. 또한 광 누설 전류(photo leakage current)의 발생을 억제하기 위해서 화소의 개구율(aperture ratio)을 감소시켜야하므로 패널의 투과율이 저하되고, 게이트 전극에 지속적으로 바이어스를 인가 시 TFT의 문턱전압(threshold voltage)이 열화되는 문제점을 가지고 있다. 문제점을 극복하기 위한 대안으로 근래 투명 산화물 반도체(transparent oxide semiconductor)가 많은 관심을 얻고 있다. 투명 산화물 반도체는 3 eV 이상의 높은 밴드갭(band-gap)을 가지고 있어 광 흡수도가 낮아 투명하고, 광 누설 전류의 영향이 작아 화소 설계시 유리하다. 최근 다양한 조성의 산화물 반도체들이 TFT 채널 층으로의 적용을 목적으로 활발하게 연구되고 있으며 ZnO, SnO2, In2O3, IGO(indium-gallium oxide), a-ZTO(amorphous zinc-tin-oxide), a-IZO (amorphous indium-zinc oxide), a-IGZO(amorphous indium-galliumzinc oxide) 등이 그 예이다. 이들은 상온 또는 $200^{\circ}C$ 이하의 낮은 온도에서 PLD(pulsed laser deposition)나 스퍼터링(sputtering)과 같은 물리적 기상 증착법(physical vapor deposition)으로 손쉽게 증착이 가능하다. 특히 이중에서도 a-IGZO는 비정질임에도 불구하고 이동도가 $10\;cm2/V{\cdot}s$ 정도로 a-Si:H에 비해 월등히 높은 이동도를 나타낸다. 이와 같이 a-IGZO는 비정질이 가지는 균일한 특성과 양호한 이동도로 인하여 대화면, 고속, 고화질의 평판 디스플레이용 TFT 제작에 적합하고, 뿐만 아니라 공정 온도가 낮은 장점으로 인해 플렉시블 디스플레이(flexible display)의 backplane 소재로서도 연구되고 있다. 본 실험에서는 rf sputtering을 이용하여 증착한 a-IGZO 박막에 대하여 열처리 조건 변화에 따른 a-IGZO 박막들의 광학적, 전기적 특성변화를 살펴보았고, 이와 더불어 a-IGZO 박막을 TFT에 적용하여 소자의 특성을 분석함으로써, 열처리에 따른 Transfer Curve에서의 우리가 요구하는 Threshold Voltage(Vth)의 변화를 관찰하였다.

  • PDF

A study on the thermochromism of $V_{1-x}M_xO_2$thin film ($V_{1-x}M_xO_2$박막의 thermochromism에 대한 연구)

  • Lee, Si-U;Lee, Mun-Hui
    • Korean Journal of Materials Research
    • /
    • v.4 no.6
    • /
    • pp.715-722
    • /
    • 1994
  • Thermochromic $Vo_{2}$ thin films for "smart windows" were prepared by electron beam evaporationmethod on a glass substrate and spectral transmittances were examined by spectrophotometer. Substratetemperature of $300^{\circ}C$ and annealing temperature of $400^{\circ}C$ were found to be effective to give athermochromism on $Vo_{2}$ thin film due to the crystallization of the thin film. Furthermore, annealing of$Vo_{2}$ thin film affected the spectral transmittance and reduced the transmittance significantly at wavelengthbelow 500nm.$V_{0.95}W_{0.05}O_{2}$ thin film doped by 5 atomic percent of W showed semiconductor-metal transition around 0$0^{\circ}V_{0.995}W_{0.005}O_{2}$thin film which contains 0.5 atomic percent Sn showed therrnochrornisrn when it was depositedat substrate temperature of $300^{\circ}C$ and annealed at $450^{\circ}C$ for 5 hours in argon gas. The transitiontemperature of the $V_{0.995}W_{0.005}O_{2}$ thin film was found to be about $25^{\circ}C$ and showed some hysterisis. and showed some hysterisis.

  • PDF

Annelaing Effects on the Dielectric Properties of the (Ba, Sr) $TiO_3$Films on $RuO_2$Bottom Electrodes

  • Park, Young-Chul;Lee, Joon;Lee, Byung-Soo
    • The Korean Journal of Ceramics
    • /
    • v.3 no.4
    • /
    • pp.274-278
    • /
    • 1997
  • (Ba, Sr) TiO$_3$(BST) thin films were prepared on RuO$_2$/Si substrates by rf magnetron sputtering and annealing was followed at temperatures ranging from 550 to 80$0^{\circ}C$ in $N_2$or $O_2$atmosphere. The effects of annealing conditions on the properties of BST film deposited on RuO$_2$bottom electrodes were investigated. It was found that the crystallinity. surface roughness, and grain size of BST films vary with the annealing temperature but they are not dependent upon the annealing atmosphere. The flat region in the current-voltage (I-V) curves of BST capacitors shortened with increasing annealing temperature under both atmospheres. This is believed to be due to the lowering of potential barrier caused by unstable interface and the increase of charge The shortening of the flat region by $O_2$annealing was more severe than that by $N_2$-annealing. As a result, there was no flat region when the films were annealed at 700 and 80$0^{\circ}C$ in $O_2$atmosphere. The dielectric properties of BST films were improved by annealing in either atmosphere. however, a degradation with frequency was observed when the films were annealed at relatively high temperature under $O_2$atmosphere.

  • PDF

Characteristic Analysis of Poly(4-Vinyl Phenol) Based Organic Memory Device Using CdSe/ZnS Core/Shell Qunatum Dots

  • Kim, Jin-U;Kim, Yeong-Chan;Eom, Se-Won;No, Yong-Han
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2014.02a
    • /
    • pp.289.1-289.1
    • /
    • 2014
  • In this study, we made a organic thin film device in MIS(Metal-Insulator-Semiconductor) structure by using PVP (Poly vinyl phenol) as a insulating layer, and CdSe/ZnS nano particles which have a core/shell structure inside. We dissolved PVP and PMF in PGMEA, organic solvent, then formed a thin film through a spin coating. After that, it was cross-linked by annealing for 1 hour in a vacuum oven at $185^{\circ}C$. We operated FTIR measurement to check this, and discovered the amount of absorption reduced in the wave-length region near 3400 cm-1, so could observe decrease of -OH. Boonton7200 was used to measure a C-V relationship to confirm a properties of the nano particles, and as a result, the width of the memory window increased when device including nano particles. Additionally, we used HP4145B in order to make sure the electrical characteristics of the organic thin film device and analyzed a conduction mechanism of the device by measuring I-V relationship. When the voltage was low, FNT occurred chiefly, but as the voltage increased, Schottky Emission occurred mainly. We synthesized CdSe/ZnS and to confirm this, took a picture of Si substrate including nano particles with SEM. Spherical quantum dots were properly made. Due to this study, we realized there is high possibility of application of next generation memory device using organic thin film device and nano particles, and we expect more researches about this issue would be done.

  • PDF

Fabrication and property of silica nanospheres via rice-husk (왕겨를 통한 실리카 나노스페어의 제작과 특성)

  • Im, Yu-Bin;Kwk, Do-Hwan;Wahab, Rizwan;Lee, Hyun-Choel;Kim, Young-Soon;Yang, O-Bong;Shin, Hyung-Shik
    • 한국신재생에너지학회:학술대회논문집
    • /
    • 2009.11a
    • /
    • pp.619-619
    • /
    • 2009
  • Recently, silica nanostructures are widely used in various applicationary areas such as chemical sensors, biosensors, nano-fillers, markers, catalysts, and as a substrate for quantum dots etc, because of their excellent physical, chemical and optical properties. Additionally, these days, semiconductor silica and silicon with high purity is a key challenge because of their metallurgical grade silicon (MG-Si) exhibit purity of about 99% produced by an arc discharge method with high cast. Tremendous efforts are being paid towards this direction to reduce the cast of high purity silicon for generation of photovoltaic power as a solar cell. In this direction, which contains a small amount of impurities, which can be further purified by acid leaching process. In this regard, initially the low cast rice-husk was cultivated from local rice field and washed well with high purity distilled water and were treated with acid leaching process (1:10 HCl and $H_2O$) to remove the atmospheric dirt and impurity. The acid treated rice-husk was again washed with distilled water and dried in an oven at $60^{\circ}C$. The dried rice-husk was further annealed at different temperatures (620 and $900^{\circ}C$) for the formation of silica nanospheres. The confirmation of silica was observed by the X-ray diffraction pattern and X-ray photoelectron spectroscopy. The morphology of obtained nanostructures were analyzed via Field-emission scanning electron microscope(FE-SEM) and Transmission electron microscopy(TEM) and it reveals that the size of each nanosphares is about 50-60nm. Using the Inductively coupled plasma mass spectrometry(ICP-MS), Silica was analyzed for the amount of impurities.

  • PDF

산소유량 변화에 의한 산소 과포화된 HfOx 박막의 고온 열처리에 따른 Nanomechanics 특성 연구

  • Park, Myeong-Jun;Lee, Si-Hong;Kim, Su-In;Lee, Chang-U
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2013.02a
    • /
    • pp.389-389
    • /
    • 2013
  • HfOx (Hafnium oxide)는 ~25의 고유전상수, 5.25 eV의 비교적 높은 Band-gap을 갖는 물질로 MOSFET (metal-oxide semiconductor field-effect-transistor) 구조의 Oxide 박막을 대체 가능한 물질로 연구가 지속되고 있다. 현재까지 진행된 대다수의 연구는 증착 조건에 따른 박막의 결정학적 및 전기적 특성에 대한 주제로 진행되었고 다양한 연구 결과가 보고된바 있다. 하지만 기존의 연구 기법은 박막의 nanomechanics 특성에 대한 연구가 부족하여 이를 보완하기 위한 연구가 절실하다. 따라서 본 연구에서는 HfOx 박막 내 포함된 산소가 고온 열처리 과정에서 빠져나감으로 인한 박막의 nanomechanics 특성을 확인하고자 하였다. 시료는 rf magnetron sputter를 이용하여Si (silicon) 기판위에 Hafnium target으로 산소유량(5, 10, 15 sccm)을 달리하여 증착하였고, 이후 furnace에서 $400^{\circ}C$에서 $1,000^{\circ}C$까지 질소분위기에서 20분간 열처리를 실시하였다. 실험결과 시료의 전기적 특성을 I-V 곡선을 측정하여 확인하였고, 증착 시 산소 유량이 5 sccm에서 15 sccm으로 증가함에 따라서 누설전류 특성은 급격히 향상되었고, 열처리 온도가 증가함에 따라 감소하는 특성을 나타내었다. 또한 시료의 nanomechanics 특성을 확인하기 위하여 nano-indenter를 이용하여 시료의 표면강도(surface hardness)와 탄성계수(elastic modulus)를 확인하였다. 측정결과 5 sccm 시료의 표면강도와 탄성계수는 상온에서 열처리 온도가 증가함에 따라 각각 7.75 GPa에서 9.19 GPa로, 그리고 133.83 GPa에서 126.64 GPa로 10, 15 sccm의 박막의 비하여 상대적으로 균일한 특성을 나타내었다. 이는 증착 시 박막 내 과포화된 산소가 열처리 과정에서 빠져나감으로 인한 것이며, 또한 과포화된 정도에 따라 더 적은 열처리 에너지에 의하여 박막을 빠져나감으로 인한 것으로 판단된다. 또한 열처리 과정에서 산소가 빠져나가는 상대적인 flux의 영향으로 인하여 박막의 mechanical한 균일도의 변화가 나타났다.

  • PDF

E-band low-noise amplifier MMIC with impedance-controllable filter using SiGe 130-nm BiCMOS technology

  • Chang, Woojin;Lee, Jong-Min;Kim, Seong-Il;Lee, Sang-Heung;Kang, Dong Min
    • ETRI Journal
    • /
    • v.42 no.5
    • /
    • pp.781-789
    • /
    • 2020
  • In this study, an E-band low-noise amplifier (LNA) monolithic microwave integrated circuit (MMIC) has been designed using silicon-germanium 130-nm bipolar complementary metal-oxide-semiconductor technology to suppress unwanted signal gain outside operating frequencies and improve the signal gain and noise figures at operating frequencies. The proposed impedance-controllable filter has series (Rs) and parallel (Rp) resistors instead of a conventional inductor-capacitor (L-C) filter without any resistor in an interstage matching circuit. Using the impedance-controllable filter instead of the conventional L-C filter, the unwanted high signal gains of the designed E-band LNA at frequencies of 54 GHz to 57 GHz are suppressed by 8 dB to 12 dB from 24 dB to 26 dB to 12 dB to 18 dB. The small-signal gain S21 at the operating frequencies of 70 GHz to 95 GHz are only decreased by 1.4 dB to 2.4 dB from 21.6 dB to 25.4 dB to 19.2 dB to 24.0 dB. The fabricated E-band LNA MMIC with the proposed filter has a measured S21 of 16 dB to 21 dB, input matching (S11) of -14 dB to -5 dB, and output matching (S22) of -19 dB to -4 dB at E-band operating frequencies of 70 GHz to 95 GHz.