• 제목/요약/키워드: Nano-Electronics

검색결과 743건 처리시간 0.035초

펄스형 호지킨-혁슬리 신경세포 모델의 집적회로 구현 및 분석 (Integrated Circuit Implementation and Analysis of a Pulse-type Hodgkin-Huxley Neuron Model)

  • 권보민;정진우;박주홍;이제원;박용수;송한정
    • 전자공학회논문지 IE
    • /
    • 제46권1호
    • /
    • pp.16-22
    • /
    • 2009
  • 펄스형 신경세포를 구현하기 위하여 호지킨-헉슬리 모델을 참조하여 $0.5{\mu}m$ CMOS 공정을 이용한 집적회로를 설계하고 칩 제작하였다. 펄스형 단위 신경세포는 취합기능을 갖는 입력단과 임계값이상에서 신호발생을 일으키는 펄스생성회로로 구성된다. 입력단을 입력전류신호를 취합하는 범프회로, 펄스생성회로는 몇 개의 트랜스콘덕터와 커패시터 전하공급기능을 갖는 부성저항회로로 이루어진다 SPICE 모의실험결과 임계신호전류 70 nA이상에서 펄스생성이 일어남을 확인하였고, 제작된 칩을 5V 조건하에서 측정하여 모의실험결과와 비교분석하였다.

Cobalt Interlayer 와 TiN capping를 갖는 새로운 구조의 Ni-Silicide 및 Nano CMOS에의 응용 (Novel Ni-Silicide Structure Utilizing Cobalt Interlayer and TiN Capping Layer and its Application to Nano-CMOS)

  • 오순영;윤장근;박영호;황빈봉;지희환;왕진석;이희덕
    • 대한전자공학회논문지SD
    • /
    • 제40권12호
    • /
    • pp.1-9
    • /
    • 2003
  • 본 논문에서는 cobalt interlayer와 TiN capping을 적용한 Ni-Silicide 구조를 제안하여 100 ㎜ CMOS 소자에 적용하고 소자 특성 연구를 하였다. Ni-Silicide의 취약한 열 안정성을 개선하기 위해 열 안정성이 우수한 Cobalt interlayer이용하여 silicide의 열화됨을 개선하였고 또한 silicide 계면의 uniformity를 향상하기 위해 TiN capping을 동시에 적용하였다. 100 ㎚ CMOS 소자에 제안한 Co/Ni/TiN 구조를 적용하여 700℃, 30분에서의 열처리 시에도 silicide의 낮은 면저항과 낮은 접합 누설 전류가 유지되었으며 100 ㎚이하 소자의 특성 변화도 거의 없음을 확인하였다. 따라서 제안한 Co/Ni/TiN 구조가 NiSi의 열 안정성을 개선시킴으로써 100 ㎚ 이하의 Nano CNOS 소자에 매우 적합한 Ni-Silicide 특성을 확보하였다.

R2R 중첩인쇄를 위한 그라비어오프셋인쇄의 투루롤링 기술 (True Rolling Technique of New Gravure-Offset Printing for R2R Over-Piling)

  • 최병오;조정대;김동수;임규진;류병순
    • 한국정밀공학회지
    • /
    • 제28권10호
    • /
    • pp.1131-1140
    • /
    • 2011
  • A new rotary gravure-offset printing unit is constructed by paralleling a gravure plate cylinder, a blanket cylinder and a impression roller. A Muti-Unit Gravure-Offset Printing Press(MUGOP) equipped with a series of the 3 printing units is utilized for roll-to-roll fine printing. Its core technology is precise over-piling printing of fine patterns. The severe problems of 'slurring' and 'doubling' in typical offset printing are unavoidable, which can be eliminated by applying a soft pad-type blanket cylinder and the unique 'true rolling' technique. Nip pressure between the blanket cylinder and the plate cylinder is measured by the constant pressure control system which equipped with load cells attached on the cylinders' axes. The running circumference of the blanket cylinder is increased to reach the same circumference of the plate cylinder as the pressure increasing, so that the specifications of the blanket cylinder is determined by the relationships of its shore hardness, diameter and nip pressure. When a softer blanket is used, a blanket cylinder of smaller diameter could give higher nip pressure. Realization of the true rolling technique on the MUGOP makes multilayer printing possible as well as fine printing in printed electronics.

Trade-off Characteristic between Gate Length Margin and Hot Carrier Lifetime by Considering ESD on NMOSFETs of Submicron Technology

  • Joung, Bong-Kyu;Kang, Jeong-Won;Hwang, Ho-Jung;Kim, Sang-Yong;Kwon, Oh-Keun
    • Transactions on Electrical and Electronic Materials
    • /
    • 제7권1호
    • /
    • pp.1-6
    • /
    • 2006
  • Hot carrier degradation and roll off characteristics of threshold voltage ($V_{t1}$) on NMOSFETs as I/O transistor are studied as a function of Lightly Doped Drain (LDD) structures. Pocket dose and the combination of Phosphorus (P) and Arsenic (As) dose are applied to control $V_{t1}$ roll off down to the $10\%$ gate length margin. It was seen that the relationship between $V_{t1}$ roll off characteristic and substrate current depends on P dopant dose. For the first time, we found that the n-p-n transistor triggering voltage ($V_{t1}$) depends on drain current, and both $I_{t2}$ and snapback holding voltage ($V_{sp}$) depend on the substrate current by characterization with a transmission line pulse generator. Also it was found that the improved lifetime for hot carrier stress could be obtained by controlling the P dose as loosing the $V_{t1}$ roll off margin. This study suggests that the trade-off characteristic between gate length margin and channel hot carrier (CHC) lifetime in NMOSFETs should be determined by considering Electrostatic Discharge (ESD) characteristic.

나노급 CMOSFET을 위한 Pd 적층구조를 갖는 열안정 높은 Ni-silicide (Thermal Stable Ni-silicide Utilizing Pd Stacked Layer for nano-scale CMOSFETs)

  • 유지원;장잉잉;박기영;이세광;종준;정순연;임경연;이가원;왕진석;이희덕
    • 한국전기전자재료학회:학술대회논문집
    • /
    • 한국전기전자재료학회 2008년도 추계학술대회 논문집 Vol.21
    • /
    • pp.10-10
    • /
    • 2008
  • Silicide is inevitable for CMOSFETs to reduce RC delay by reducing the sheet resistance of gate and source/drain regions. Ni-silicide is a promising material which can be used for the 65nm CMOS technologies. Ni-silicide was proposed in order to make up for the weak points of Co-silicide and Ti-silicide, such as the high consumption of silicon and the line width limitation. Low resistivity NiSi can be formed at low temperature ($\sim500^{\circ}C$) with only one-step heat treat. Ni silicide also has less dependence of sheet resistance on line width and less consumption of silicon because of low resistivity NiSi phase. However, the low thermal stability of the Ni-silicide is a major problem for the post process implementation, such as metalization or ILD(inter layer dielectric) process, that is, it is crucial to prevent both the agglomeration of mono-silicide and its transformation into $NiSi_2$. To solve the thermal immune problem of Ni-silicide, various studies, such as capping layer and inter layer, have been worked. In this paper, the Ni-silicide utilizing Pd stacked layer (Pd/Ni/TiN) was studied for highly thermal immune nano-scale CMOSFETs technology. The proposed structure was compared with NiITiN structure and showed much better thermal stability than Ni/TiN.

  • PDF

나노 스케일 SOI MOSFET를 위한 소자설계 가이드라인 (Device Design Guideline for Nano-scale SOI MOSFETs)

  • 이재기;유종근;박종태
    • 대한전자공학회논문지SD
    • /
    • 제39권7호
    • /
    • pp.1-6
    • /
    • 2002
  • 본 연구에서는 나노 스케일 SOI 소자의 최적 설계를 위하여 multi-gate 구조인 Double 게이트, Triple 게이트, Quadruple 게이트 및 새로이 제안한 Pi 게이트 SOI 소자의 단채널 현상을 시뮬레이션을 통하여 분석하였다. 불순물 농도, 채널 폭, 실리콘 박막의 두께와 Pi 게이트를 위한 vertical gate extension 깊이 등을 변수로 하여 최적의 나노 스케일 SOI 소자는 Double gate나 소자에 비해 단채널 특성 및 subthreshold 특성이 우수하므로 채널 불순물 농도, 채널 폭 및 실리콘 박막 두께 결정에 있어서 선택의 폭이 넓음을 알 수 있었다.

Highly Flexible and Transparent ISO/Ag/ISO Multilayer Grown by Roll-to-roll Sputtering System

  • Cho, Da-Young;Shin, Yong-Hee;Na, Seok-In;Kim, Han-Ki
    • 한국진공학회:학술대회논문집
    • /
    • 한국진공학회 2014년도 제46회 동계 정기학술대회 초록집
    • /
    • pp.278.2-278.2
    • /
    • 2014
  • We have investigated the highly flexible and transparent Si-doped $In_2O_3$(ISO)/Ag/ISO multilayer grown on polyethylene terephthalate (PET) substrates using a roll-to-roll sputtering system. The electrical and optical properties of ISO/Ag/ISO multilayer electrodes depended on the insertion of a nano-size Ag layer. Due to the high conductivity of a nano-size Ag layer, the optimized ISO/Ag/ISO multilayer electrodes showed the lowest resistivity of $3.679{\times}10^{-5}Ohm-cm$, even though the ISO/Ag/ISO multilayer electrodes was sputtered at room temperature. Furthermore, the ISO/Ag/ISO multilayer electrodes exhibited a high transmittance of 86.33%, because of the anti-reflection effect, comparable to Sn-doped $In_2O_3$ (ITO) electrodes. In addition, the ISO/Ag/ISO multilayer electrodes had a very smooth surface morphology without surface defects and showed good flexibility. The flexible OSCs fabricated on ISO(30nm)/Ag(8nm)/ISO(30nm) multilayer electrode showed a power conversion efficiency of 3.272%. This result indicates that the ISO/Ag/ISO multilayer is a promising transparent conducting electrode for flexible OSCs.

  • PDF