• Title/Summary/Keyword: Metal oxide semiconductor

Search Result 715, Processing Time 0.025 seconds

Fabrication and Electrical Insulation Property of Thick Film Glass Ceramic Layers on Aluminum Plate for Insulated Metal Substrate (알루미늄 판상에 글라스 세라믹 후막이 코팅된 절연금속기판의 제조 및 절연특성)

  • Lee, Seong Hwan;Kim, Hyo Tae
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.24 no.4
    • /
    • pp.39-46
    • /
    • 2017
  • This paper presents the fabrication of ceramic insulation layer on metallic heat spreading substrate, i.e. an insulated metal substrate, for planar type heater. Aluminum alloy substrate is preferred as a heat spreading panel due to its high thermal conductivity, machinability and the light weight for the planar type heater which is used at the thermal treatment process of semiconductor device and display component manufacturing. An insulating layer made of ceramic dielectric film that is stable at high temperature has to be coated on the metallic substrate to form a heating element circuit. Two technical issues are raised at the forming of ceramic insulation layer on the metallic substrate; one is delamination and crack between metal and ceramic interface due to their large differences in thermal expansion coefficient, and the other is electrical breakdown due to intrinsic weakness in dielectric or structural defects. In this work, to overcome those problem, selected metal oxide buffer layers were introduced between metal and ceramic layer for mechanical matching, enhancing the adhesion strength, and multi-coating method was applied to improve the film quality and the dielectric breakdown property.

Resistive Switching Characteristic of ZnO Memtransistor Device by a Proton Doping Effect (수소 도핑효과에 의한 ZnO 맴트랜지스터 소자특성)

  • Son, Ki-Hoon;Kang, Kyung-Mun;Park, Hyung-Ho;Lee, Hong-Sub
    • Journal of the Microelectronics and Packaging Society
    • /
    • v.27 no.1
    • /
    • pp.31-35
    • /
    • 2020
  • This study demonstrates metal-oxide based memtransistor device and the gate tunable memristive characteristic using atomic layer deposition (ALD) and ZnO n-type oxide semiconductor. We fabricated a memtransistor device having channel width 70 ㎛, channel length 5 ㎛, back gate, using 40 nm thick ZnO thin film, and measured gate-tunable memristive characteristics at each gate voltage (50V, 30V, 10V, 0V, -10V, -30V, -50V) under humidity of 40%, 50%, 60%, and 70% respectively, in order to investigate the relation between a memristive characteristic and hydrogen doping effect on the ZnO memtransistor device. The electron mobility and gate controllability of memtransistor device decreased with an increase of humidity due to increased electron carrier concentration by hydrogen doping effect. The gate-tunable memristive characteristic was observed under humidity of 60% 70%. Resistive switching ratio increased with an increase of humidity while it loses gate controllability. Consequently, we could obtain both gate controllability and the large resistive switching ratio under humidity of 60%.

Fabrication and Electrical Properties of Al2O3/GaN MIS Structures using Remote Plasma Atomic Layer Deposition (원격 플라즈마 원자층 증착법을 이용한 Al2O3/GaN MIS 구조의 제작 및 전기적 특성)

  • Yun, Hyeong-Seon;Kim, Hyun-Jun;Lee, Woo-Seok;Kwak, No-Won;Kim, Ka-Lam;Kim, Kwang-Ho
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.22 no.4
    • /
    • pp.350-354
    • /
    • 2009
  • $Al_{2}O_{3}$ thin films were deposited on GaN(0001) by using a Remote Plasma Atomic Layer Deposition(RPALD) technique with a trimethylaluminum(TMA) precursor and oxygen radicals in the temperature range of $25{\sim}500^{\circ}C$. The growth rate per cycle was varied with the substrate temperature from $1.8{\AA}$/cycle at $25^{\circ}C$ to $0.8{\AA}$/cycle at $500^{\circ}C$. The chemical structure of the $Al_{2}O_{3}$ thin films was studied using X-ray photoelectron spectroscopy(XPS). The electrical properties of $Al_{2}O_{3}$/GaN Metal-Insulator-Semiconductor (MIS) capacitor grown at a $300^{\circ}C$ process temperature were excellent, a low electrical leakage current density(${\sim}10^{-10}A/cm^2$ at 1 MV) at room temperature and a high dielectric constant of about 7.2 with a thinner oxide thickness of 12 nm. The interface trap density($D_{it}$) was estimated using a high-frequency C-V method measured at $300^{\circ}C$. These results show that the RPALD technique is an excellent choice for depositing high-quality $Al_{2}O_{3}$ as a Sate dielectric in GaN-based devices.

UV Responsive Characteristics of n-Channel Schottky Barrier MOSFET with ITO as Source/Drain Contacts

  • Kim, Tae-Hyeon;Lee, Chang-Ju;Kim, Dong-Seok;Sung, Sang-Yun;Heo, Young-Woo;Lee, Jung-Hee;Hahm, Sung-Ho
    • Journal of Sensor Science and Technology
    • /
    • v.20 no.3
    • /
    • pp.156-161
    • /
    • 2011
  • We fabricated a schottky barrier metal oxide semiconductor field effect transistor(SB-MOSFET) by applying indium-tin-oxide(ITO) to the source/drain on a highly resistive GaN layer grown on a silicon substrate. The MOSFET, with 10 ${\mu}M$ gate length and 100 ${\mu}M$ gate width, exhibits a threshold gate voltage of 2.7 V, and has a sub-threshold slope of 240 mV/dec taken from the $I_{DS}-V_{GS}$ characteristics at a low drain voltage of 0.05 V. The maximum drain current is 18 mA/mm and the maximum transconductance is 6 mS/mm at $V_{DS}$=3 V. We observed that the spectral photo-response characterization exhibits that the cutoff wavelength was 365 nm, and the UV/visible rejection ratio was about 130 at $V_{DS}$ = 5 V. The MOSFET-type UV detector using ITO, has a high UV photo-responsivity and so is highly applicable to the UV image sensors.

Decrease of Interface Trap Density of Deposited Tunneling Layer Using CO2 Gas and Characteristics of Non-volatile Memory for Low Power Consumption (CO2가스를 이용하여 증착된 터널층의 계면포획밀도의 감소와 이를 적용한 저전력비휘발성 메모리 특성)

  • Lee, Sojin;Jang, Kyungsoo;Nguyen, Cam Phu Thi;Kim, Taeyong;Yi, Junsin
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.29 no.7
    • /
    • pp.394-399
    • /
    • 2016
  • The silicon dioxide ($SiO_2$) was deposited using various gas as oxygen and nitrous oxide ($N_2O$) in nowadays. In order to improve electrical characteristics and the interface state density ($D_{it}$) in low temperature, It was deposited with carbon dioxide ($CO_2$) and silane ($SiH_4$) gas by inductively coupled plasma chemical vapor deposition (ICP-CVD). Each $D_{it}$ of $SiO_2$ using $CO_2$ and $N_2O$ gas was $1.30{\times}10^{10}cm^{-2}{\cdot}eV^{-1}$ and $3.31{\times}10^{10}cm^{-2}{\cdot}eV^{-1}$. It showed $SiO_2$ using $CO_2$ gas was about 2.55 times better than $N_2O$ gas. After 10 years when the thin film was applied to metal/insulator/semiconductor(MIS)-nonvolatile memory(NVM), MIS NVM using $SiO_2$($CO_2$) on tunneling layer had window memory of 2.16 V with 60% retention at bias voltage from +16 V to -19 V. However, MIS NVM applied $SiO_2$($N_2O$) to tunneling layer had 2.48 V with 61% retention at bias voltage from +20 V to -24 V. The results show $SiO_2$ using $CO_2$ decrease the $D_{it}$ and it improves the operating voltage.

A New Manufacturing Technology and Characteristics of Trench Gate MOSFET (새로운 트렌치 게이트 MOSFET 제조 공정기술 및 특성)

  • Baek, Jong-Mu;Cho, Moon-Taek;Na, Seung-Kwon
    • Journal of Advanced Navigation Technology
    • /
    • v.18 no.4
    • /
    • pp.364-370
    • /
    • 2014
  • In this paper, high reliable trench formation technique and a novel fabrication techniques for trench gate MOSFET is proposed which is a key to expend application of power MOSFET in the future. Trench structure has been employed device to improve Ron characteristics by shrinkage cell pitch size in DMOSFET and to isolate power device part from another CMOS device part in some power integrated circuit. A new process method for fabricating very high density trench MOSFETs using mask layers with oxide spacers and self-align technique is realized. This technique reduces the process steps, trench width and source and p=body region with a resulting increase in cell density and current driving capability and decrease in on resistance.

Effects of Al-doping on IZO Thin Film for Transparent TFT

  • Bang, J.H.;Jung, J.H.;Song, P.K.
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2011.02a
    • /
    • pp.207-207
    • /
    • 2011
  • Amorphous transparent oxide semiconductors (a-TOS) have been widely studied for many optoelectronic devices such as AM-OLED (active-matrix organic light emitting diodes). Recently, Nomura et al. demonstrated high performance amorphous IGZO (In-Ga-Zn-O) TFTs.1 Despite the amorphous structure, due to the conduction band minimum (CBM) that made of spherically extended s-orbitals of the constituent metals, an a-IGZO TFT shows high mobility.2,3 But IGZO films contain high cost rare metals. Therefore, we need to investigate the alternatives. Because Aluminum has a high bond enthalpy with oxygen atom and Alumina has a high lattice energy, we try to replace Gallium with Aluminum that is high reserve low cost material. In this study, we focused on the electrical properties of IZO:Al thin films as a channel layer of TFTs. IZO:Al were deposited on unheated non-alkali glass substrates (5 cm ${\times}$ 5 cm) by magnetron co-sputtering system with two cathodes equipped with IZO target and Al target, respectively. The sintered ceramic IZO disc (3 inch ${\phi}$, 5 mm t) and metal Al target (3 inch ${\phi}$, 5 mm t) are used for deposition. The O2 gas was used as the reactive gas to control carrier concentration and mobility. Deposition was carried out under various sputtering conditions to investigate the effect of sputtering process on the characteristics of IZO:Al thin films. Correlation between sputtering factors and electronic properties of the film will be discussed in detail.

  • PDF

A Study on the Characteristics of NbOx Thin Film at Various Frequencies of Pulsed DC Sputtering by In-Line Sputter System (인라인 스퍼터 시스템을 이용한 펄스의 주파수 변화에 따른 NbOx 박막 특성에 관한 연구)

  • Eom, Jimi;Oh, Hyungon;Kwon, Sang Jik;Park, Jung Chul;Cho, Eou Sik;Cho, Il Hwan
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.26 no.1
    • /
    • pp.44-48
    • /
    • 2013
  • Niobium oxide($Nb_2O_5$) films were deposited on p-type Si wafers at room temperature using in-line pulsed-DC magnetron sputtering system with various frequencies. The different duty ratios were obtained by varying the frequency of pulsed DC power from 100 to 300 kHz at the fixed reverse time of $1.5{\mu}s$. From the thickness of the sputtered $NbO_x$ films, it was possible to obtain much higher deposition rate in case of pulsed-DC sputtering than RF sputtering. However, the similar leakage currents and structural characteristics were obtained from the metal-insulator-semiconductor(MIS) structure fabricated with the $NbO_x$ films and the x-ray photoelectron spectroscopy(XPS) results in spite of the different deposition rates. From the experimental results, the $NbO_x$ films sputtered by pulsed-DC sputtering are expected to be used in the fabrication process instead of RF sputtering.

Effect of Nitrogen, Titanium, and Yttrium Doping on High-K Materials as Charge Storage Layer

  • Cui, Ziyang;Xin, Dongxu;Park, Jinsu;Kim, Jaemin;Agrawal, Khushabu;Cho, Eun-Chel;Yi, Junsin
    • Journal of the Korean Institute of Electrical and Electronic Material Engineers
    • /
    • v.33 no.6
    • /
    • pp.445-449
    • /
    • 2020
  • Non-volatile memory is approaching its fundamental limits with the Si3N4 storage layer, necessitating the use of alternative materials to achieve a higher programming/erasing speed, larger storage window, and better data retention at lower operating voltage. This limitation has restricted the development of the charge-trap memory, but can be addressed by using high-k dielectrics. The paper reviews the doping of nitrogen, titanium, and yttrium on high-k dielectrics as a storage layer by comparing MONOS devices with different storage layers. The results show that nitrogen doping increases the storage window of the Gd2O3 storage layer and improves its charge retention. Titanium doping can increase the charge capture rate of HfO2 storage layer. Yttrium doping increases the storage window of the BaTiO3 storage layer and improves its fatigue characteristics. Parameters such as the dielectric constant, leakage current, and speed of the memory device can be controlled by maintaining a suitable amount of external impurities in the device.

A 1.8 V 0.18-μm 1 GHz CMOS Fast-Lock Phase-Locked Loop using a Frequency-to-Digital Converter

  • Lee, Kwang-Hun;Jang, Young-Chan
    • Journal of information and communication convergence engineering
    • /
    • v.10 no.2
    • /
    • pp.187-193
    • /
    • 2012
  • A 1 GHz CMOS fast-lock phase-locked loop (PLL) is proposed to support the quick wake-up time of mobile consumer electronic devices. The proposed fast-lock PLL consists of a conventional charge-pump PLL, a frequency-to-digital converter (FDC) to measure the frequency of the input reference clock, and a digital-to-analog converter (DAC) to generate the initial control voltage of a voltage-controlled oscillator (VCO). The initial control voltage of the VCO is driven toward a reference voltage that is determined by the frequency of the input reference clock in the initial mode. For the speedy measurement of the frequency of the reference clock, an FDC with a parallel architecture is proposed, and its architecture is similar to that of a flash analog-to-digital converter. In addition, the frequency-to-voltage converter used in the FDC is designed simply by utilizing current integrators. The circuits for the proposed fast-lock scheme are disabled in the normal operation mode except in the initial mode to reduce the power consumption. The proposed PLL was fabricated by using a 0.18-${\mu}m$ 1-poly 6-metal complementary metal-oxide semiconductor (CMOS) process with a 1.8 V supply. This PLL multiplies the frequency of the reference clock by 10 and generates the four-phase clock. The simulation results show a reduction of up to 40% in the worstcase PLL lock time over the device operating conditions. The root-mean-square (rms) jitter of the proposed PLL was measured as 2.94 ps at 1 GHz. The area and power consumption of the implemented PLL are $400{\times}450{\mu}m^2$ and 6 mW, respectively.