• Title/Summary/Keyword: MOS(Metal Oxide Semiconductor)

Search Result 100, Processing Time 0.03 seconds

Passivation property of Al2O3 thin film for the application of n-type crystalline Si solar cells (N-type 결정질 실리콘 태양전지 응용을 위한 Al2O3 박막의 패시베이션 특성 연구)

  • Jeong, Myung-Il;Choi, Chel-Jong
    • Journal of the Korean Crystal Growth and Crystal Technology
    • /
    • v.24 no.3
    • /
    • pp.106-110
    • /
    • 2014
  • The passivation property of $Al_2O_3$ thin film formed using atomic layer deposition (ALD) for the application of crystalline Si solar cells was investigated using microwave photoconductance decay (${\mu}$-PCD). After post-annealing at $400^{\circ}C$ for 5 min, $Al_2O_3$ thin film exhibited the structural stability having amorphous nature without the interfacial reaction between $Al_2O_3$ and Si. The post-annealing at $400^{\circ}C$ for 5 min led to an increase in the relative effective lifetime of $Al_2O_3$ thin film. This could be associated with the field effective passivation combined with surface passivation of textured Si. The capacitance-voltage (C-V) characteristics of the metal-oxide-semiconductor (MOS) with $Al_2O_3$ thin film post-annealed at $400^{\circ}C$ for 5 min was carried out to evaluate the negative fixed charge of $Al_2O_3$ thin film. From the relationship between flatband voltage ($V_{FB}$) and equivalent oxide thickness (EOT), which were extracted from C-V characteristics, the negative fixed charge of $Al_2O_3$ thin film was calculated to be $2.5{\times}10^{12}cm^{-2}$, of which value was applicable to the passivation layer of n-type crystalline Si solar cells.

중성빔 식각을 이용한 Metal Gate/High-k Dielectric CMOSFETs의 저 손상 식각공정 개발에 관한 연구

  • Min, Gyeong-Seok;O, Jong-Sik;Kim, Chan-Gyu;Yeom, Geun-Yeong
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2011.02a
    • /
    • pp.287-287
    • /
    • 2011
  • ITRS(international technology roadmap for semiconductors)에 따르면 MOS (metal-oxide-semiconductor)의 CD(critical dimension)가 45 nm node이하로 줄어들면서 poly-Si/SiO2를 대체할 수 있는 poly-Si/metal gate/high-k dielectric이 대두되고 있다. 일반적으로 metal gate를 식각시 정확한 CD를 형성시키기 위해서 plasma를 이용한 RIE(reactive ion etching)를 사용하고 있지만 PIDs(plasma induced damages)의 하나인 PICD(plasma induced charging damage)의 발생이 문제가 되고 있다. PICD의 원인으로 plasma의 non-uniform으로 locally imbalanced한 ion과 electron이 PICC(plasma induced charging current)를 gate oxide에 발생시켜 gate oxide의 interface에 trap을 형성시키므로 그 결과 소자 특성 저하가 보고되고 있다. 그러므로 본 연구에서는 이에 차세대 MOS의 metal gate의 식각공정에 HDP(high density plasma)의 ICP(inductively coupled plasma) source를 이용한 중성빔 시스템을 사용하여 PICD를 줄일 수 있는 새로운 식각 공정에 대한 연구를 하였다. 식각공정조건으로 gas는 HBr 12 sccm (80%)와 Cl2 3 sccm (20%)와 power는 300 w를 사용하였고 200 eV의 에너지로 식각공정시 TEM(transmission electron microscopy)으로 TiN의 anisotropic한 형상을 볼 수 있었고 100 eV 이하의 에너지로 식각공정시 하부층인 HfO2와 높은 etch selectivity로 etch stop을 시킬 수 있었다. 실제 공정을 MOS의 metal gate에 적용시켜 metal gate/high-k dielectric CMOSFETs의 NCSU(North Carolina State University) CVC model로 effective electric field electron mobility를 구한 결과 electorn mobility의 증가를 볼 수 있었고 또한 mos parameter인 transconductance (Gm)의 증가를 볼 수 있었다. 그 원인으로 CP(Charge pumping) 1MHz로 gate oxide의 inteface의 분석 결과 이러한 결과가 gate oxide의 interface trap양의 감소로 개선으로 기인함을 확인할 수 있었다.

  • PDF

MOS Transistor Differential Amplifier (MOS Transistor를 이용한 착동증폭기)

  • 이병선
    • Journal of the Korean Institute of Telematics and Electronics
    • /
    • v.4 no.4
    • /
    • pp.2-12
    • /
    • 1967
  • A pair of insulated-gate metal-oxide-semiconductor field-effect transistor has been used to measure the direct current produced from the ionization chamber in the range of to A. An analisis of direct-current differential amplifier giving the expressions of the common-mode rejection ratio and the rralization of the constant-current generator to give very large effective source resistance has been presented. Voltage gain is 6.6, drift at the room temperature is 1.5mv per day. The common-mode rejection ratio is obtained maximum 84db. These facts give the feasibility of small direct-current measurements by utilizing this type transistors.

  • PDF

원자층 식각을 이용한 Sub-32 nm Metal Gate/High-k Dielectric CMOSFETs의 저손상 식각공정 개발에 관한 연구

  • Min, Gyeong-Seok;Kim, Chan-Gyu;Kim, Jong-Gyu;Yeom, Geun-Yeong
    • Proceedings of the Korean Vacuum Society Conference
    • /
    • 2012.02a
    • /
    • pp.463-463
    • /
    • 2012
  • ITRS (international technology roadmap for semiconductors)에 따르면 MOS(metal-oxide-semiconductor)의 CD (critical dimension)가 45 nm node이하로 줄어들면서 poly-Si/$SiO_2$를 대체할 수 있는 poly-Si/metal gate/high-k dielectric이 대두된다고 보고하고 있다. 일반적으로 high-k dielectric를 식각시 anisotropic 한 식각 형상을 형성시키기 위해서 plasma를 이용한 RIE (reactive ion etching)를 사용하고 있지만 PIDs (plasma induced damages)의 하나인 PIED (plasma induced edge damage)의 발생이 문제가 되고 있다. PIED의 원인으로 plasma의 direct interaction을 발생시켜 gate oxide의 edge에 trap을 형성시키므로 그 결과 소자 특성 저하가 보고되고 있다. 그러므로 본 연구에서는 이에 차세대 MOS의 high-k dielectric의 식각공정에 HDP (high density plasma)의 ICP (inductively coupled plasma) source를 이용한 원자층 식각 장비를 사용하여 PIED를 줄일 수 있는 새로운 식각 공정에 대한 연구를 하였다. One-monolayer 식각을 위한 1 cycle의 원자층 식각은 총 4 steps으로 구성 되어 있다. 첫 번째 step은 Langmuir isotherm에 의하여 표면에 highly reactant atoms이나 molecules을 chemically adsorption을 시킨다. 두 번째 step은 purge 시킨다. 세 번째 step은 ion source를 이용하여 발생시킨 Ar low energetic beam으로 표면에 chemically adsorbed compounds를 desorption 시킨다. 네 번째 step은 purge 시킨다. 결과적으로 self limited 한 식각이 이루어짐을 볼 수 있었다. 실제 공정을 MOS의 high-k dielectric에 적용시켜 metal gate/high-k dielectric CMOSFETs의 NCSU (North Carolina State University) CVC model로 구한 EOT (equivalent oxide thickness)는 변화가 없으면서 mos parameter인 Ion/Ioff ratio의 증가를 볼 수 있었다. 그 원인으로 XPS (X-ray photoelectron spectroscopy)로 gate oxide의 atomic percentage의 분석 결과 식각 중 발생하는 gate oxide의 edge에 trap의 감소로 기인함을 확인할 수 있었다.

  • PDF

A Methodology of Dual Gate MOSFET Dosimeter with Compensated Temperature Sensitivity

  • Lho, Young-Hwan
    • Journal of IKEEE
    • /
    • v.15 no.2
    • /
    • pp.143-148
    • /
    • 2011
  • MOS (Metal-Oxide Semconductor) devices among the most sensistive of all semiconductors to radiation, in particular ionizing radiation, showing much change even after a relatively low dose. The necessity of a radiation dosimeter robust enough for the working environment has increased in the fields of aerospace, radio-therapy, atomic power plant facilities, and other places where radiation exists. The power MOSFET (Metal-Oxide Semiconductor Field-Effect Transistor) has been tested for use as a gamma radiation dosimeter by measuring the variation of threshold voltage based on the quantity of dose, and a maximum total dose of 30 krad exposed to a $^{60}Co$ ${\gamma}$-radiation source, which is sensitive to environment parameters such as temperature. The gate oxide structures give the main influence on the changes in the electrical characteristics affected by irradiation. The variation of threshold voltage on the operating temperature has caused errors, and needs calibration. These effects can be overcome by adjusting gate oxide thickness and implanting impurity at the surface of well region in MOSFET.

Mosfet Models, Quantum Mechanical Effects and Modeling Approaches: A Review

  • Chaudhry, Amit;Roy, J.N.
    • JSTS:Journal of Semiconductor Technology and Science
    • /
    • v.10 no.1
    • /
    • pp.20-27
    • /
    • 2010
  • Modeling is essential to simulate the operation of integrated circuit (IC) before its fabrication. Seeing a large number of Metal-Oxide-Silicon Field-Effect-Transistor (MOSFET) models available, it has become important to understand them and compare them for their pros and cons. The task becomes equally difficult when the complexity of these models becomes very high. The paper reviews the mainstream models with their physical relevance and their comparisons. Major short-channel and quantum effects in the models are outlined. Emphasis is set upon the latest compact models like BSIM, MOS Models 9/11, EKV, SP etc.

A Method of Optimal Sensor Decision for Odor Recognition (냄새 인식을 위한 최적의 센서 결정 방법)

  • Roh, Yong-Wan;Kim, Dong-Ku;Kwon, Hyeong-Oh;Hong, Kwang-Seok
    • The KIPS Transactions:PartB
    • /
    • v.17B no.1
    • /
    • pp.9-14
    • /
    • 2010
  • In this paper, we propose method of correlation coefficients between sensors by statistical analysis that selects optimal sensors in odor recognition system of selective multi-sensors. The proposed sensor decision method obtains odor data from Metal Oxide Semiconductor(MOS) sensor array and then, we decide optimal sensors based on correlation of obtained odors. First of all, we select total number of 16 sensors eliminated sensor of low response and low reaction rate response among similar sensors. We make up DB using 16 sensors from input odor and we select sensor of low correlation after calculated correlation coefficient of each sensor. Selected sensors eliminate similar sensors' response therefore proposed method are able to decide optimal sensors. We applied to floral scent recognition for performance evaluation of proposed sensors decision method. As a result, application of proposed method with floral scent recognition using correlation coefficient obtained recognition rate of 95.67% case of using 16 sensors while applied floral scent recognition system of proposed sensor decision method confirmed recognition rate of 94.67% using six sensors and 96% using only 8 sensors.

C-V Characteristics of Oxidized Porous Silicon (다공성 실리콘 산화막의 C-V 특성)

  • Kim, Seok;Choi, Doo-Jin
    • Journal of the Korean Ceramic Society
    • /
    • v.33 no.5
    • /
    • pp.572-582
    • /
    • 1996
  • The porous silicon was prepared in the condition of 70mA/cm2 and 5.10 sec and then oxidized at 800~110$0^{\circ}C$ MOS(Metal Oxide Semiconductor) structure was prepared by Al electrode deposition and analyzed by C-V (Capacitance-Voltage) characteristics. Dielectric constant of oxidized porous silicon was large in the case of low temperature (800, 90$0^{\circ}C$) and short time(20-30min) oxidation and was nearly the same as thermal SiO2 3.9 in the case of high temperature (110$0^{\circ}C$) and long time (above 60 min) It is though to be caused byunoxidized silicon in oxidized porous silicon film and capacitance increase due to surface area increment effect.

  • PDF

Effect on the Sensitivity of a Hydrogen Sensor by Pd Electrode Patterns at High Temperature (고온에서 Pd 전극의 형태가 수소 센서의 감도에 미치는 영향)

  • Kim, Seong-Jeen
    • Journal of IKEEE
    • /
    • v.22 no.2
    • /
    • pp.356-361
    • /
    • 2018
  • We investigated a hydrogen gas sensor which is available in a high temperature atmosphere. The hydrogen sensors were fabricated into a metal-oxide-semiconductor (MOS) structure made of $Pd/Ta_2O_5/SiC$, and the thin tantalum oxide ($Ta_2O_5$) layer was fabricated by rapid thermal oxidation (RTO). In the experiment, we made three types of sensors with different palladium (Pd) patterns to evaluate the effect of Pd electrode on response characteristics. As the result, the response characteristics in capacitance were improved further when the filled area of the Pd electrode became larger.

Characterization of $HfO_2$/Hf/Si MOS Capacitor with Annealing Condition (열처리 조건에 따른 $HfO_2$/Hf/Si 박막의 MOS 커패시터 특성)

  • Lee, Dae-Gab;Do, Seung-Woo;Lee, Jae-Sung;Lee, Yong-Hyun
    • Proceedings of the Korean Institute of Electrical and Electronic Material Engineers Conference
    • /
    • 2006.06a
    • /
    • pp.8-9
    • /
    • 2006
  • Hafnium oxide ($HfO_2$) thin films were deposited on p-type (100) silicon wafers by atomic layer deposition (ALD) using TEMAHf and $O_3$. Prior to the deposition of $HfO_2$ films, a thin Hf ($10\;{\AA}$) metal layer was deposited. Deposition temperature of $HfO_2$ thin film was $350^{\circ}C$ and its thickness was $150\;{\AA}$. Samples were then annealed using furnace heating to temperature ranges from 500 to $900^{\circ}C$. The MOS capacitor of round-type was fabricated on Si substrates. Thermally evaporated $3000\;{\AA}$-thick AI was used as top electrode. In this work, We study the interface characterization of $HfO_2$/Hf/Si MOS capacitor depending on annealing temperature. Through AES(Auger Electron Spectroscopy), capacitance-voltage (C-V) and current-voltage (I-V) analysis, the role of Hf layer for the better $HfO_2$/Si interface property was investigated. We found that Hf meta1 layer in our structure effective1y suppressed the generation of interfacial $SiO_2$ layer between $HfO_2$ film and silicon substrate.

  • PDF