• 제목/요약/키워드: High Speed Output

검색결과 964건 처리시간 0.034초

155 Mb/s BiCMOS 멀티플렉서-디멀티플렉서 소자 (A 155 Mb/s BiCMOS Multiplexer-Demultiplexer IC)

  • 이상훈;김성진
    • 한국통신학회논문지
    • /
    • 제28권1A호
    • /
    • pp.47-53
    • /
    • 2003
  • 본 논문에서는 155 Mb/s급 멀티플렉서-디멀티플렉서를 단일소자로 설계하였다. 이 소자는 초고속 전송망의 전송노드 역할을 하는 2.5 Gb/s SDH 전송시스템에 적용되어 51 Mb/s의 병렬 데이터들을 155 Mb/s의 직렬 데이터로 다중화 하거나 155 Mb/s 직렬 데이터들을 51 Mb/s의 병렬 데이터로 역 다중화 하는 기능을 수행한다 소자의 저속부는 TTL로 접속되고 고속부는 100K ECL로 접속되며 0.7${\mu}m$BiCMOS gate array로 제작되었다 설계 제작된 소자는 180˚의 155 Mb/s 데이터 입력 phase margin을 가지며 출력 데이터 skew는 470ps, 소비전력은 2.0W 이하의 특성을 보인다.

파이버 레이저에 의한 고속 키 홀 용접 (High speed key-hole welding by fiber laser)

  • 박서정;장웅성;천창근;주성민
    • 대한용접접합학회:학술대회논문집
    • /
    • 대한용접접합학회 2006년도 춘계 학술대회 개요집
    • /
    • pp.195-197
    • /
    • 2006
  • The present study examined the characteristics of high speed welding thin metal sheet using single mode fiber laser of averaged maximum output power 300 W. Due to the fiber laser that has a good quality of beam can make a very small focusing beam size, thin metal sheet welding and high speed key hole welding can be peformed by high power density.

  • PDF

최대 출력을 위한 초소형/초고속 영구자석 동기기의 설계 (Design of Ultra High-Speed Micro-Scale Permanent Magnet Machine for Maximum Output Power Generation)

  • 장석명;고경진;최장영;박지훈;김현규
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2008년도 춘계학술대회 논문집 전기기기 및 에너지변환시스템부문
    • /
    • pp.80-82
    • /
    • 2008
  • This paper deals with the design of an 870 krpm class high-speed permanent magnet synchronous generator (PMSG) applied to micro turbine system. Since space where the high-speed PMSG coupled with the micro turbine occupies in the system is strictly limited, the work described in this paper is motivated by the desire to make maximum output power of the generator considering the rotor and stator structures, winding methods and bearing system under restricted space.

  • PDF

LRT 신호시스템에서 성능검증을 위한 시험방법 분석 (Testing method analysis for performance verification in Light Rail Transit signalling system)

  • 조봉관;황현철;이호용;류상환
    • 한국철도학회:학술대회논문집
    • /
    • 한국철도학회 2007년도 춘계학술대회 논문집
    • /
    • pp.1722-1728
    • /
    • 2007
  • This study analysed testing method for performance verification in the phase of signalling system development for application in the Light Rail Transit(LRT). The main focus in this study therefore includes development of vehicle location detection system by first GPS and analysis of performance verification method by field testing. The comprehensive testing method has been analysed for the signalling system for LRT high speed operation. The signalling system for LRT high speed operation deals with vehicle location identification through vehicle location information using the second GPS and decision for whether the high speed proceed signal and departure inhibition output is feasible or not and for signalling output to the corresponding vehicle.

  • PDF

Design of Modified Banyan Switch for High Speed Communication Network

  • Kwon, Seung-Tag;Sam-Ho cho
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2000년도 ITC-CSCC -1
    • /
    • pp.537-540
    • /
    • 2000
  • In this paper, we propose and design new architecture of the modified Banyan switch for a high speed networking and the high speed parallel computer. The proposed switching network with a remodeled architecture is a newly modified Banyan network with eight input and output ports. The switch scheme is that two packets may arrive on different inputs destined for the same output. We have analyzed the maximum throughput of the revised switch. The result of the analyses shows good agreement simulation and if we adopt such architecture of the revised model of the Banyan switch, the hardware complexity can be reduced. The FIFO discipline has increased about lloio when we compare the switching system with the input buffer system. We have designed and verified the switching system in VHDL.

  • PDF

A Single Inductor Dual Output Synchronous High Speed DC-DC Boost Converter using Type-III Compensation for Low Power Applications

  • Hayder, Abbas Syed;Park, Hyun-Gu;Kim, Hongin;Lee, Dong-Soo;Abbasizadeh, Hamed;Lee, Kang-Yoon
    • IEIE Transactions on Smart Processing and Computing
    • /
    • 제4권1호
    • /
    • pp.44-50
    • /
    • 2015
  • This paper presents a high speed synchronous single inductor dual output boost converter using Type-III compensation for power management in smart devices. Maintaining multiple outputs from a single inductor is becoming very important because of inductor the sizes. The uses of high switching frequency, inductor and capacitor sizes are reduced. Owing to synchronous rectification this kind of converter is suitable for SoC. The phase is controlled in time sharing manner for each output. The controller used here is Type-III, which ensures quick settling time and high stability. The outputs are stable within $58{\mu}s$. The simulation results show that the proposed scheme achieves a better overall performance. The input voltage is 1.8V, switching frequency is 5MHz, and the inductor used is 600nH. The output voltages and powers are 2.6V& 3.3V and 147mW &, 230mW respectively.

디지털 동기좌표계 전류제어기에서의 시지연을 고려한 PWM 기법 (A Compensation Method for Time Dealy of Full Digital Synchronous Frame Current Regulator of PWM ac Drives)

  • 배본호;설승기
    • 대한전기학회:학술대회논문집
    • /
    • 대한전기학회 2001년도 춘계학술대회 논문집 전기기기 및 에너지변환시스템부문
    • /
    • pp.244-246
    • /
    • 2001
  • In a full digital implementation of a current regulator, the voltage output is inevitably delayed due to arithmetic calculation and PWM. In case of the synchronous frame current regulator, the time delay is accompanied by the rotation of frame. In some applications in which the ratio of sampling frequency to output frequency is not high enough, such as high power drive or super high-speed drive, it is known that the effect of rotation of frame during the delay time causes phase and magnitude error in the voltage output. The error degrades the dynamic performance and can bring about the instability of current regulator at high speed. It is also intuitively known that advancing the phase of voltage output can mitigate the instability. In this paper, the instability problems are studied analytically and a compensation method for the error has been proposed. By means of computer simulation and complex root locus analysis, comparative study with conventional methods is carried out and the effectiveness of proposed method is verified.

  • PDF

THE SPEED CONTROL OF DC SERIER WOUND MOTOR USING DSP (TMS320F240)

  • Bae, Jong-Il;Je, Chang-Woo;Lee, Man-Hyung
    • 제어로봇시스템학회:학술대회논문집
    • /
    • 제어로봇시스템학회 2003년도 ICCAS
    • /
    • pp.371-376
    • /
    • 2003
  • In general, the electronic forklift driven by DC motor drive system is used in the industrial field. Classically, the DC motor is controlled by speed control using proportion control method, by output torque following the load on the plane like a manual operation. But in the industrial field, the electronic forklift is demanded the robust drive mode. Some cases of the mode, there are trouble in torque and speed control following slope capacity. The control is sensitive concerning with slope angle and output speed, various control method is studied for stability of speed control. We apply speed controller for the self-tuning using DSP(TMS320F240) as main controller for high speed processor, embody dynamic characteristic of control compared the PI control to the fuzzy control.

  • PDF

고속 자동 테스트 장비용 비교기 구현 (Implementation of a High Speed Comparator for High Speed Automatic Test Equipment)

  • 조인수;임신일
    • 한국산업정보학회논문지
    • /
    • 제19권3호
    • /
    • pp.1-7
    • /
    • 2014
  • 본 논문은 자동시험장비 (ATE) 시스템의 측정 회로에 사용하는 비교기 설계에 관한 것이다. 이 비교기 전체 블럭은 연속 형의 고속 비교기, 차동차이증폭기, 그리고 출력 단으로 구성되어 있다. 연속 형의 고속 비교기는 높은 주파수(1~800MHz) 및 넓은 범위(0~5V)의 입력신호를 받아들이기 위해, 고속의 rail-to-rail 증폭기를 첫 단에 두었다. 또한 동작 속도를 높이기 위하여 고속의 전치증폭기와 래치를 순차적으로 구성하였다. 두 시험 소자(DUT) 간 출력 신호 차이를 검출함에 있어, 공통 신호와 차동 신호 차이를 모두 감지하기 위하여 차동차이 증폭기(DDA)를 사용하였다. 이 비교기는 $0.18{\mu}m$ BCDMOS 공정을 사용하여 칩으로 구현되었으며, 5mV의 신호 차이를, 800 MHz의 신호까지 비교가 가능하다. 구현된 칩 면적은 $620{\mu}m{\times}830{\mu}m$이다.

모토롤라 MPC8XX 마이크로프로세서와 데이터 저장장치간 고속 데이터 입/출력부 설계 및 구현 (Design and Implementation of High Speed Data I/O Block Between Motorola MPC8XX Microprocessor and Memory Devices)

  • 김기홍;이승수;황인호
    • 대한전자공학회:학술대회논문집
    • /
    • 대한전자공학회 2003년도 하계종합학술대회 논문집 V
    • /
    • pp.2637-2640
    • /
    • 2003
  • In this paper, we propose a simple and efficient data input/output block with high speed between Motorola MPC8XX microprocessor and memory devices. Proposed method is capable of high speed data read and write using the address decoder and the burst cycle between Motorola PowerPC based MPC8XX microprocessor and fixed address locating memory devices such as FIFO, PCMCIA card, and so on. Experimental results are given our findings and discussions.

  • PDF